首页> 外文期刊>Journal of signal processing systems for signal, image, and video technology >A DVFS Cycle Accurate Simulation Framework with Asynchronous NoC Design for Power-Performance Optimizations
【24h】

A DVFS Cycle Accurate Simulation Framework with Asynchronous NoC Design for Power-Performance Optimizations

机译:具有异步NoC设计的DVFS周期精确仿真框架,用于功率性能优化

获取原文
获取原文并翻译 | 示例

摘要

Network-on-Chip (NoC) is a flexible and scalable solution to interconnect multi-cores, with a strong influence on the performance of the whole chip. On-chip network affects also the overall power consumption, thus requiring accurate early-stage estimation and optimization methodologies. In this scenario, the Dynamic Voltage Frequency Scaling (DVFS) technique have been proposed both for CPUs and NoCs. The promise is to be a flexible and scalable way to jointly optimize power-performance, addressing both static and dynamic power sources. Being simulation a de-facto prime solution to explore novel multi-core architectures, a reliable full system analysis requires to integrate in the toolchain accurate timing and power models for the DVFS block and for the resynchronization logic between different Voltage and Frequency Islands (VFIs). In such a way, a more accurate validation of novel optimization methodologies which exploit such actuator is possible, since both architectural and actuator overheads are considered at the same time. This work proposes a complete cycle accurate framework for multi-core design supporting Global Asynchronous Local Synchronous (GALS) NoC design and DVFS actuators for the NoC. Furthermore, static and dynamic frequency assignment is possible with or without the use of the voltage regulator. The proposed framework sits on accurate analytical timing model and SPICE-based power measures, providing accurate estimates of both timing and power overheads of the power control mechanisms.
机译:片上网络(NoC)是一种灵活的可扩展解决方案,用于互连多核,对整个芯片的性能有很大影响。片上网络也会影响整体功耗,因此需要准确的早期估算和优化方法。在这种情况下,已经为CPU和NoC提出了动态电压频率缩放(DVFS)技术。有望以灵活,可扩展的方式共同优化电源性能,同时解决静态和动态电源问题。作为一种仿真方法,它是探索新颖的多核体系结构的事实上的主要解决方案,因此,可靠的完整系统分析需要在工具链中集成DVFS模块以及不同电压和频率岛(VFI)之间的重新同步逻辑的准确时序和功率模型。 。以这种方式,可以同时利用架构和执行器开销,从而更准确地验证利用这种执行器的新颖优化方法。这项工作为多核设计提出了一个完整的周期精确框架,该框架支持全局异步本地同步(GALS)NoC设计和NoC的DVFS执行器。此外,无论是否使用稳压器,都可以进行静态和动态频率分配。拟议的框架基于精确的分析时序模型和基于SPICE的功率测量,可提供功率控制机制的时序和功率开销的准确估计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号