首页> 外文期刊>Journal of Real-Time Image Processing >ASIP-based reconfigurable architectures for power-efficient and real-time image/video processing
【24h】

ASIP-based reconfigurable architectures for power-efficient and real-time image/video processing

机译:基于ASIP的可重配置架构,可实现高能效和实时图像/视频处理

获取原文
获取原文并翻译 | 示例

摘要

To meet both flexibility and performance requirements, particularly when implementing high-end real-time image/video processing algorithms, the paper proposes to combine the application specific instruction-set processor (ASIP) paradigm with the reconfigurable hardware one. As case studies, the design of partially reconfigurable ASIP (r-ASIP) architectures is presented for two classes of algorithms with widespread diffusion in image/video processing: motion estimation and retinex filtering. Design optimizations are addressed at both algorithmic and architectural levels. Special processor concepts used to trade-off performance versus flexibility and to enable new features of post-fabrication configurability are shown. Silicon implementation results are compared to known ASIC, DSP or reconfigurable designs; the proposed r-ASIPs stand for their better performance-flexibility figures in the respective algorithmic class.
机译:为了同时满足灵活性和性能要求,特别是在实现高端实时图像/视频处理算法时,本文建议将专用指令集处理器(ASIP)范例与可重配置的硬件范例相结合。作为案例研究,针对在图像/视频处理中广泛传播的两类算法,提出了部分可重新配置的ASIP(r-ASIP)架构的设计:运动估计和retinex过滤。设计优化在算法和体系结构层面都得到解决。展示了用于权衡性能与灵活性并启用制造后可配置性新功能的特殊处理器概念。将芯片实现结果与已知的ASIC,DSP或可重新配置设计进行比较;提出的r-ASIP在各自的算法类别中代表了更好的性能-灵活性指标。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号