首页> 外文期刊>Journal of Real-Time Image Processing >Real-time H.264/AVC baseline decoder implementation on TMS320C6416
【24h】

Real-time H.264/AVC baseline decoder implementation on TMS320C6416

机译:在TMS320C6416上实时H.264 / AVC基线解码器实现

获取原文
获取原文并翻译 | 示例

摘要

The H.264/AVC Advanced Video Coding standard (AVC) is poised to enable a wide range of applications. However, its increased complexity creates a big challenge for efficient software implementations. This work develops and optimises the H.264/AVC video decoder level two on the TMS320C6416 Digital Signal Processor (DSP) for video conference applications. In order to accelerate the decoding speed, several algorithmic optimisations have been ported to inverse entropy decoding and intra-prediction modules. The parallelism between algorithm execution and data transfers was fully exploited using Enhanced Direct Memory Access (EDMA) engine. Furthermore, based on the DSP architectural features, various core-specific optimisation techniques were adopted leading to an increase in speed by up to 70%. Intensive experimental tests prove that a real-time decoding on TMS320C6416 DSP running at 720 MHz is obtained for Common Intermediate Format resolution (CIF 352 × 288).
机译:H.264 / AVC高级视频编码标准(AVC)有望实现广泛的应用。但是,它增加的复杂性给有效的软件实现带来了巨大挑战。这项工作开发和优化了TMS320C6416数字信号处理器(DSP)上用于视频会议应用的H.264 / AVC视频解码器第二级。为了加快解码速度,已将几种算法优化方法移植到逆熵解码和帧内预测模块中。使用增强型直接内存访问(EDMA)引擎充分利用了算法执行与数据传输之间的并行性。此外,基于DSP架构特性,采用了各种针对内核的优化技术,从而使速度提高了70%。大量的实验测试证明,对于通用中间格式分辨率(CIF 352×288),可以在运行于720 MHz的TMS320C6416 DSP上进行实时解码。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号