首页> 外文期刊>Journal of Real-Time Image Processing >High-level synthesis for FPGAs: code optimization strategies for real-time image processing
【24h】

High-level synthesis for FPGAs: code optimization strategies for real-time image processing

机译:FPGA的高级综合:用于实时图像处理的代码优化策略

获取原文
获取原文并翻译 | 示例

摘要

Abstract High-level synthesis (HLS) is a potential solution to increase the productivity of FPGA-based real-time image processing development. It allows designers to reap the benefits of hardware implementation directly from the algorithm behaviors specified using C-like languages with high abstraction level. In order to close the performance gap between the manual and HLS-based FPGA designs, various code optimization forms are made available in today’s HLS tools. This paper proposes a HLS source code and directive manipulation strategy for real-time image processing by taking into account the applying order of different optimization forms. Experiment results demonstrate that our approach can improve more effectively the test implementations comparing to the other optimization strategies.
机译:摘要高级综合(HLS)是提高基于FPGA的实时图像处理开发效率的潜在解决方案。它使设计人员可以从使用具有高抽象级别的类似C的语言指定的算法行为中直接获得硬件实现的好处。为了缩小手动设计与基于HLS的FPGA设计之间的性能差距,当今的HLS工具提供了各种代码优化形式。通过考虑不同优化形式的应用顺序,提出了一种实时图像处理的HLS源代码和指令处理策略。实验结果表明,与其他优化策略相比,我们的方法可以更有效地改善测试实现。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号