首页> 外文期刊>Journal of Real-Time Image Processing >An FPGA implementation for real-time edge detection
【24h】

An FPGA implementation for real-time edge detection

机译:实时边缘检测的FPGA实现

获取原文
获取原文并翻译 | 示例

摘要

The Hessian matrix-based edge detection algorithm of Dr. Carsten Steger has the advantages of high accuracy and versatility. However, this algorithm has a complex and time-consuming computation process. Large-scale Gaussian convolution also employs a large number of multipliers when implemented on a field programmable gate array (FPGA). To address these problems, an FPGA implementation for Steger's edge detection algorithm is proposed. This implementation employs pipeline and parallel architectures at both task and data levels for data stream processing. The original kernels of Gaussian convolution are simplified with box-filter to convert the multiplication operation in the convolution into addition, subtraction, or shift operations with the concept of integral image, thereby minimizing the multiplier resources. The proposed FPGA implementation demonstrates a favorable accuracy and anti-noise capability when dealing with different degrees of blur and noise in an image. Therefore, the FPGA implementation can satisfy real-time edge detection requirements.
机译:Carsten Steger博士基于Hessian矩阵的边缘检测算法具有较高的准确性和多功能性。但是,该算法具有复杂且耗时的计算过程。当在现场可编程门阵列(FPGA)上实现时,大规模高斯卷积也使用大量乘法器。为了解决这些问题,提出了一种用于Steger边缘检测算法的FPGA实现。此实现在任务和数据级别采用流水线和并行体系结构进行数据流处理。高斯卷积的原始内核使用盒滤波器进行了简化,以将卷积中的乘法运算转换为具有积分图像概念的加法,减法或移位运算,从而最大限度地减少了乘法器资源。当处理图像中不同程度的模糊和噪声时,所提出的FPGA实现具有良好的精度和抗噪声能力。因此,FPGA实施可以满足实时边缘检测要求。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号