机译:一种用于低功耗多核嵌入式系统性能评估的排队理论方法
Department of Electrical and Computer Engineering, Rice University, Houston, TX, USA;
Department of Electrical and Computer Engineering, University of Florida, Gainesville, FL, USA,NSF Center for High-Performance Reconfigurable Computing (CHREC) at the University of Florida, USA;
Department of Computer and Information Science and Engineering at the University of Florida, Gainesville, FL, USA;
Department of Electrical and Computer Engineering, Rice University, Houston, TX, USA;
Multi-core; Low-power; Embedded systems; Queueing theory; Performance evaluation;
机译:低功耗多核嵌入式系统的行为感知缓存层次结构
机译:嵌入式系统中并发队列实现的性能和功耗评估
机译:按需移动系统的分析,控制和评估:一种排队理论方法
机译:一种用于低功耗多核嵌入式系统性能评估的排队理论方法
机译:基于单核和多核结构设计高性能,低能耗的实时嵌入式系统
机译:具有学习性能的学习型动态电压和频率缩放方案适用于单核和多核嵌入式和移动系统
机译:高功率多核嵌入式系统有效可切换的上下文感知数据流自适应技术