首页> 外文期刊>Journal of Parallel and Distributed Computing >A queueing theoretic approach for performance evaluation of low-power multi-core embedded systems
【24h】

A queueing theoretic approach for performance evaluation of low-power multi-core embedded systems

机译:一种用于低功耗多核嵌入式系统性能评估的排队理论方法

获取原文
获取原文并翻译 | 示例

摘要

With Moore's law supplying billions of transistors on-chip, embedded systems are undergoing a transition from single-core to multi-core to exploit this high transistor density for high performance. However, the optimal layout of these multiple cores along with the memory subsystem (caches and main memory) to satisfy power, area, and stringent real-time constraints is a challenging design endeavor. The short time-to-market constraint of embedded systems exacerbates this design challenge and necessitates the architectural modeling of embedded systems to reduce the time-to-market by expediting target applications to device/architecture mapping. In this paper, we present a queueing theoretic approach for modeling multi-core embedded systems that provides a quick and inexpensive performance evaluation both in terms of time and resources as compared to the development of multi-core simulators and running benchmarks on these simulators. We verify our queueing theoretic modeling approach by running SPLASH-2 benchmarks on the SuperESCalar simulator (SESC). Results reveal that our queueing theoretic model qualitatively evaluates multi-core architectures accurately with an average difference of 5.6% as compared to the architectures' evaluations from the SESC simulator. Our modeling approach can be used for performance per watt and performance per unit area characterizations of multi-core embedded architectures, with varying number of processor cores and cache configurations, to provide a comparative analysis.
机译:随着摩尔定律向芯片上提供数十亿个晶体管,嵌入式系统正经历从单核到多核的转变,以利用这种高晶体管密度实现高性能。但是,满足功耗,面积和严格的实时约束的这些多核以及内存子系统(高速缓存和主内存)的最佳布局是一项艰巨的设计工作。嵌入式系统上市时间短的局限加剧了这一设计挑战,并需要嵌入式系统的体系结构建模通过加速目标应用程序到设备/体系结构的映射来缩短上市时间。在本文中,我们提出了一种用于对多核嵌入式系统进行建模的排队理论方法,与多核模拟器的开发和在这些模拟器上运行的基准测试相比,该工具在时间和资源上均提供了快速而廉价的性能评估。我们通过在SuperESCalar模拟器(SESC)上运行SPLASH-2基准来验证我们的排队理论建模方法。结果表明,我们的排队理论模型可以准确地对多核体系结构进行评估,与SESC模拟器进行的体系结构评估相比,平均差异为5.6%。我们的建模方法可用于具有不同数量处理器核心和缓存配置的多核嵌入式体系结构的每瓦性能和单位面积性能表征,以提供比较分析。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号