首页> 外文期刊>Journal of Parallel and Distributed Computing >Cost effective routing techniques in 2D mesh NoC using on-chip transmission lines
【24h】

Cost effective routing techniques in 2D mesh NoC using on-chip transmission lines

机译:使用片上传输线的2D网格NoC中具有成本效益的路由技术

获取原文
获取原文并翻译 | 示例

摘要

Advancements in CMOS technology led to the increase in number of processing cores on a single chip. Communication between different cores in such multicore systems is facilitated by an underlying interconnect. Due to the limitations of traditional bus-based system Network on Chip (NoC) based interconnect is the most acceptable cost effective framework for inter-core communication. A packet in an NoC travels through a sequence of intermediate routers before arriving at its destination. As the size of NoC scales high, the average number of intermediate routers that a packet traverse also increases. This results in higher packet latency which degrades application performance. In this work, we introduce cost effective adaptive routing techniques that can forward long distance packets through specialized channels made of Transmission Line (TL). These extra TLs introduced in the chip reduce the diameter of the network thereby reducing average packet latency. We propose two novel router architectures; SBTR and e-SBTR that reduce packet latency by reducing the number of intermediate hops. We use PARSEC benchmark and SPEC CPU 2006 benchmark mixes to evaluate the performance of our proposed techniques. SBTR and e-SBTR reduce average packet latency by 7.9% and 25% respectively. Both the techniques also reduce average hop count by 8.13% and 27.6% respectively. We also observe that our proposed technique e-SBTR performs better than the state-of-the-art Express Virtual Channel technique in terms of packet latency and hop count respectively. (C) 2018 Elsevier Inc. All rights reserved.
机译:CMOS技术的进步导致单个芯片上处理内核的数量增加。底层互连使此类多核系统中不同核之间的通信变得容易。由于传统的基于总线的系统的局限性,基于片上网络(NoC)的互连是内核间通信最可接受的具有成本效益的框架。 NoC中的数据包在到达目的地之前先经过一系列中间路由器。随着NoC规模的扩大,数据包遍历的中间路由器的平均数量也会增加。这会导致更高的数据包延迟,从而降低应用程序性能。在这项工作中,我们介绍了具有成本效益的自适应路由技术,该技术可以通过传输线(TL)构成的专用通道转发长距离数据包。芯片中引入的这些额外的TL减小了网络的直径,从而减少了平均数据包延迟。我们提出了两种新颖的路由器架构; SBTR和e-SBTR通过减少中间跃点数来减少数据包延迟。我们使用PARSEC基准测试和SPEC CPU 2006基准测试混合来评估我们提出的技术的性能。 SBTR和e-SBTR分别将平均数据包延迟减少了7.9%和25%。两种技术都分别将平均跳数减少了8.13%和27.6%。我们还观察到,在数据包延迟和跳数方面,我们提出的技术e-SBTR的性能优于最新的Express Virtual Channel技术。 (C)2018 Elsevier Inc.保留所有权利。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号