首页> 外文期刊>Journal of information science and engineering >Area-Efficient Instruction Set Extension Exploration with Hardware Design Space Exploration
【24h】

Area-Efficient Instruction Set Extension Exploration with Hardware Design Space Exploration

机译:具有硬件设计空间探索功能的区域高效指令集扩展探索

获取原文
获取原文并翻译 | 示例

摘要

Instruction set extension (ISE) is an effective approach to improve the processor performance without tremendous modification in its core architecture. To execute ISE(s), a processor core must be augmented with a new functional unit, called application specific functional unit (ASFU), which consists of multiple hardware implementation options of ISEs (ISEHW). Obviously, since ISEHW increases the production cost of a processor core, minimizing the area size of ISEHW becomes important for ISE exploration. On the other hand, because of different requirements in space and speed, ISEHW usually has multiple hardware implementation options. Under pipeline-stage timing constraint, some of these options may have the same performance improvement but entail different hardware costs. According to this phenomenon, the area size of ISEHW can be reduced by performing hardware design space exploration of ISEHW. Therefore, in this paper, we propose an ISE exploration algorithm that explores not only ISE but also the hardware design space of ISEHW, Compared with the previous research, our approach resulted in significant improvement in area efficiency and the execution performance.
机译:指令集扩展(ISE)是在不对其核心体系结构进行大量修改的情况下提高处理器性能的有效方法。要执行ISE,必须在处理器核心上增加一个称为专用功能单元(ASFU)的新功能单元,该功能单元包含ISE(ISEHW)的多个硬件实现选项。显然,由于ISEHW增加了处理器内核的生产成本,因此最小化ISEHW的面积大小对于ISE探索至关重要。另一方面,由于对空间和速度的要求不同,ISEHW通常具有多种硬件实现选项。在流水线级时序约束下,这些选项中的某些选项可能具有相同的性能改进,但需要不同的硬件成本。根据此现象,可以通过执行ISEHW的硬件设计空间探索来减小ISEHW的面积。因此,本文提出了一种ISE探索算法,该算法不仅可以探索ISE,还可以探索ISEHW的硬件设计空间。与以前的研究相比,我们的方法在面积效率和执行性能上有了显着的提高。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号