首页> 外文期刊>Journal of Electronic Testing >Evaluating Different Solutions to Design Fault Tolerant Systems with SRAM-based FPGAs
【24h】

Evaluating Different Solutions to Design Fault Tolerant Systems with SRAM-based FPGAs

机译:使用基于SRAM的FPGA评估设计容错系统的不同解决方案

获取原文
获取原文并翻译 | 示例
       

摘要

The latest SRAM-based FPGA devices are making the development of low-cost, high-performance, re-configurable systems feasible, paving the way for innovative architectures suitable for mission- or safety-critical applications, such as those dominating the space or avionic fields. Unfortunately, SRAM-based FPGAs are extremely sensitive to Single Event Upsets (SEUs) induced by radiation. SEUs may alter the logic value stored in the memory elements the FPGAs embed. A large part of the FPGA memory elements is dedicated to the configuration memory, whose content dictates how the resources inside the FPGA have to be used to implement any given user circuit, SEUs affecting configuration memory cells can be extremely critics. Facing the effects of SEUs through radiation-hardened FPGAs is not cost-effective. Therefore, various fault-tolerant design techniques have been devised for developing dependable solutions, starting from Commercial-Off-The-Shelf (COTS) SRAM-based FPGAs. These techniques present advantages and disadvantages that must be evaluated carefully to exploit them successfully. In this paper we mainly adopted an empirical analysis approach. We evaluated the reliability of a multiplier, a digital FIR filter, and an 8051 microprocessor implemented in SRAM-based FPGA’s, by means of extensive fault-injection experiments, assessing the capability provided by different design techniques of tolerating SEUs within the FPGA configuration memory. Experimental results demonstrate that by combining architecture-level solutions (based on redundancy) with layout-level solutions (based on reliability-oriented place and route) designers may implement reliable re-configurable systems choosing the best solution that minimizes the penalty in terms of area and speed degradation.
机译:最新的基于SRAM的FPGA器件使低成本,高性能,可重配置系统的开发变得可行,从而为适用于任务或安全关键型应用(例如在太空或航空电子领域中占主导地位的应用)的创新架构铺平了道路。领域。不幸的是,基于SRAM的FPGA对辐射引起的单事件翻转(SEU)非常敏感。 SEU可能会更改存储在FPGA嵌入的存储元件中的逻辑值。 FPGA存储器元件的很大一部分专用于配置存储器,其内容决定了必须如何使用FPGA内的资源来实现任何给定的用户电路,影响配置存储器单元的SEU极受批评。通过辐射硬化的FPGA面对SEU的影响并不是具有成本效益的。因此,从基于现货供应的商用(COTS)SRAM的FPGA开始,已设计出各种容错设计技术来开发可靠的解决方案。这些技术具有优缺点,必须对其进行仔细评估才能成功利用它们。在本文中,我们主要采用了一种实证分析方法。通过广泛的故障注入实验,我们评估了在基于SRAM的FPGA中实现的乘法器,数字FIR滤波器和8051微处理器的可靠性,评估了不同设计技术在FPGA配置存储器中容忍SEU的能力。实验结果表明,通过将架构级别的解决方案(基于冗余)与布局级别的解决方案(基于面向可靠性的位置和路线)相结合,设计人员可以实现可靠的可重配置系统,从而选择最佳解决方案,从而将面积损失最小化和速度下降。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号