首页> 外文期刊>Journal of computer and system sciences >Developing a power-efficient and low-cost 3D NoC using smart GALS-based vertical channels
【24h】

Developing a power-efficient and low-cost 3D NoC using smart GALS-based vertical channels

机译:使用基于智能GALS的垂直通道开发省电且低成本的3D NoC

获取原文
获取原文并翻译 | 示例

摘要

Shorter global interconnects enable 3D NoC structures to offer higher performance, improved packaging density, and lower interconnect power consumption to CMPs and SoCs compared to their 2D counterparts. However, substantial challenges such as high peak temperatures, power densities and area footprints of vertical interconnects in each layer cannot be ignored. In this paper, a power and area efficient 3D NoC architecture based on power-aware Bidirectional Bisynchronous Vertical Channels (BBVC) is proposed as a solution to mitigate these challenges. Instead of using a pair of unidirectional channels for inter-layer communication, utilizing a dynamically self-configurable BBVC enables a system to benefit from low-latency nature of the vertical interconnects. In addition, based on the GALS implementation approach of the proposed channels, a forecasting-based dynamic frequency scaling technique for reducing the power consumption of the inter-layer communication is introduced. Simulation results show that the proposed architecture can reduce up to 47% through-silicon via (TSV) area footprint and up to 18% NoC power consumption with a slight performance degradation compared to a typical Symmetric 3D NoC.
机译:与2D同行相比,较短的全局互连使3D NoC结构能够为CMP和SoC提供更高的性能,更高的封装密度和更低的互连功耗。但是,不能忽略诸如高峰值温度,功率密度和每一层中垂直互连的面积足迹之类的重大挑战。本文提出了一种基于功耗感知双向双向垂直垂直通道(BBVC)的功耗和面积高效3D NoC架构,作为缓解这些挑战的解决方案。代替使用一对单向通道进行层间通信,利用动态可自配置的BBVC可使系统受益于垂直互连的低延迟特性。此外,基于提出的信道的GALS实现方法,介绍了一种用于减少层间通信功耗的基于预测的动态频率缩放技术。仿真结果表明,与典型的对称3D NoC相比,该架构可减少多达47%的硅通孔(TSV)面积和18%的NoC功耗,并且性能略有下降。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号