首页> 外文期刊>Journal of circuits, systems and computers >A Fast On-Chip Adaptive Genetic Algorithm Processor for Evolutionary FIR Filter Implementation Using Hardware-Software Co-Design
【24h】

A Fast On-Chip Adaptive Genetic Algorithm Processor for Evolutionary FIR Filter Implementation Using Hardware-Software Co-Design

机译:一种快速的片上自适应遗传算法处理器,用于使用硬件 - 软件共同设计的进化冷冻滤波器实现

获取原文
获取原文并翻译 | 示例
           

摘要

Recent studies show the impact of genetic algorithms (GA) in the design of evolutionary finite impulse response (FIR) filters. Studies have shown hardware and software method of GA implementation for design. Hardware method improves speed due to parallelism, pipelining and the absence of the function calls compared to software implementation. But area constraint was the main issue of hardware implementation. Therefore, this paper illustrates a hardware-software co-design concept to implement an Adaptive GA processor (AGAP) for FIR filter design. The architecture of AGAP uses adaptive crossover and mutation probabilities to speed up the convergence of the GA process. The AGAP architecture was implemented using Verilog Hardware Description Language (HDL) and instantiated as a custom intellectual property (IP) core to the soft-core MicroBlaze processor of Spartan 6 (XC6SLX45-3CSG324I) FPGA. The MicroBlaze processor controls the AGAP IP core and other interfaces using Embedded C programs. The experiment demonstrated a significant 134% improvement in speed over hardware implementation but with a marginal increase in area. The complete evaluation and evolution of the filter coefficients were executed on a single FPGA. The system on chip (SoC) concept enables a robust and flexible system.
机译:最近的研究表明遗传算法(GA)在进化有限脉冲响应(FIR)过滤器的设计中的影响。研究显示了GA实施设计的硬件和软件方法。与软件实现相比,硬件方法由于并行,流水线和函数调用的缺失而提高了速度。但区域约束是硬件实施的主要问题。因此,本文说明了硬件 - 软件共同设计概念,用于实现FIR滤波器设计的自适应GA处理器(AGAP)。 AGAP的体系结构使用自适应交叉和突变概率来加速GA过程的收敛性。 AGAP架构是使用Verilog硬件描述语言(HDL)实现的,并将其作为自定义知识产权(IP)核心到Spartan 6(XC6SLX45-3CSG324I)FPGA的软核微纤维处理器。 MicroBlaze处理器使用嵌入式C程序来控制AGAP IP核心和其他接口。该实验表明,在硬件实施的速度上显着提高了134%,但区域的边际增加。在单个FPGA上执行滤波器系数的完整评估和演化。芯片(SOC)概念上的系统可实现稳健和灵活的系统。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号