首页> 外文期刊>Journal of Circuits, Systems, and Computers >Novel Memory Efficient Hardware Architecture for 5/3 Lifting-Based 2D Inverse DWT
【24h】

Novel Memory Efficient Hardware Architecture for 5/3 Lifting-Based 2D Inverse DWT

机译:基于5/3升降的2D逆DWT的新型记忆有效硬件架构

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a novel memory efficient hardware architecture for 5/3 lifting-based two-dimensional (2D) inverse discrete wavelet transform (IDWT). The proposed architecture processes multiple levels of composition simultaneously using only one one-dimensional (1D) 5/3 lifting-based inverse vertical filter and only one 1D 5/3 lifting-based inverse horizontal filter. In case of J levels of composition for N x N image, the proposed 5/3 2D IDWT architecture requires the total memory of size less than 4N, which is lower memory size than memory size required in any other previously published architecture. In terms of total number of adders, total number of multipliers (shifters), total computing time and output latency, presented solution is comparable with other state-of-the-art solutions. Proposed hardware architecture is suitable for implementation in JPEG 2000 decoder, since default inverse filter for reversible transformation in JPEG 2000 standard is 5/3 IDWT filter.
机译:本文提出了一种用于5/3升降的二维(2D)逆离散小波变换(IDWT)的新型记忆有效的硬件架构。所提出的架构仅使用一维(1D)5/3提升的逆垂直滤波器同时处理多个级别的组合物,并且仅使用一个基于1d 5/3提升的逆水平滤波器。在N×N图像的J级别的J级别的情况下,所提出的5/3 2D IDWT架构需要尺寸小于4N的总存储器,这是比任何其他先前发布的架构所需的存储器大小较低的存储器尺寸。就添加剂的总数,乘数总数(移位器),总计计算时间和输出延迟,所提出的解决方案与其他最先进的解决方案相当。建议的硬件架构适用于JPEG 2000解码器中的实现,因为JPEG 2000标准中可逆变换的默认逆滤波器是5/3 IDWT过滤器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号