首页> 外文期刊>Journal of circuits, systems and computers >ADDRESSING MEMORY EFFECT FOR RAIL-TO-RAIL COMPARATOR WITH NEAR-THRESHOLD SUPPLY VOLTAGE
【24h】

ADDRESSING MEMORY EFFECT FOR RAIL-TO-RAIL COMPARATOR WITH NEAR-THRESHOLD SUPPLY VOLTAGE

机译:带有近阈值电源电压的轨至轨比较器的寻址记忆效应

获取原文
获取原文并翻译 | 示例

摘要

Ultra-low voltage comparators with rail-to-rail input ranges are critical components in the design of low-voltage low-power analog to digital converters (ADCs). This paper investigates the memory effect of a commonly used comparator when its power supply is scaled down to near transistor threshold voltage levels. It also studies when such memory effects are most likely to occur during the conversion sequences of successive approximation register (SAR) ADCs. Subsequently an improved comparator design is presented to overcome the memory effect with near-threshold voltage power supply. The impacts of the proposed design modification on comparator speed, offset voltage and power consumptions are discussed. Based on a 0.13μm CMOS technology and with a 0.5 V power supply, the proposed comparator is compared with the original comparator in terms of memory effect, speed, power consumption and input offset voltage. The integral and differential nonlinearity (INL and DNL) of 10-bit SAR ADCs with using the proposed and original comparators are also compared.
机译:具有轨到轨输入范围的超低压比较器是低压低功耗模数转换器(ADC)设计中的关键组件。本文研究了当比较器的电源按比例缩小至接近晶体管阈值电压电平时的存储器效应。它还研究了在连续逼近寄存器(SAR)ADC的转换序列中何时最有可能发生这种记忆效应。随后提出了一种改进的比较器设计,以克服接近阈值电压电源的存储效应。讨论了拟议的设计修改对比较器速度,失调电压和功耗的影响。基于0.13μmCMOS技术和0.5 V电源,建议的比较器在存储效果,速度,功耗和输入失调电压方面与原始比较器进行了比较。还比较了使用建议的和原始的比较器的10位SAR ADC的积分和差分非线性(INL和DNL)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号