...
首页> 外文期刊>Journal of circuits, systems and computers >100 MS/S, 10-BIT ADC USING PIPELINED SUCCESSIVE APPROXIMATION
【24h】

100 MS/S, 10-BIT ADC USING PIPELINED SUCCESSIVE APPROXIMATION

机译:采用流水线逐次逼近的100 MS / S,10位ADC

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This paper presents an analog-to-digital converter (ADC), using pipelined successive approximation register (SAR) architecture. The structure which is a combination of SAR-ADC and pipelined ADC benefits from each of their advantages. A new synchronization method is proposed to improve the pipelined SAR-ADC's speed. The proposed method reduces the total conversion without limiting the ADC performance. To evaluate the proposed method a 10-bit 100 MS/s is designed in 0.5 /im CMOS process technology. According to the obtained simulation results, the designed ADC digitizes a 9-MHz input with 54.19 dB SNDR while consuming 57.3 mw from a 5-V supply.
机译:本文提出了一种使用流水线逐次逼近寄存器(SAR)架构的模数转换器(ADC)。 SAR-ADC和流水线ADC的组合结构受益于它们的每个优点。提出了一种新的同步方法来提高流水线SAR-ADC的速度。所提出的方法在不限制ADC性能的情况下减少了总转换。为了评估所提出的方法,以0.5 / im CMOS工艺技术设计了10位100 MS / s。根据获得的仿真结果,设计的ADC将具有54.19 dB SNDR的9MHz输入数字化,同时从5V电源消耗57.3mw的功率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号