...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 10-bit 5-MS/s successive approximation ADC cell used in a 70-MS/s ADC array in 1.2-/spl mu/m CMOS
【24h】

A 10-bit 5-MS/s successive approximation ADC cell used in a 70-MS/s ADC array in 1.2-/spl mu/m CMOS

机译:在1.2- / spl mu / m CMOS的70-MS / s ADC阵列中使用的10位5-MS / s逐次逼近ADC单元

获取原文
获取原文并翻译 | 示例
           

摘要

A 10-bit 5-MS/s successive approximation ADC cell and a 70-MS/s parallel ADC array based on this cell, designed and fabricated in a 1.2-/spl mu/m CMOS process, are presented. The ADC cell was designed to have an input bandwidth of more than 35 MHz and a sampling time of 14 nS at a clock rate of 70 MHz. The parallel ADC array consists of 14 such cells which are timed in one clock cycle skew successively in order to obtain digitized data every clock cycle. A two-step principle based on unsymmetrical dual-capacitor charge-redistribution-coupling has been used. With the help of a reset function, the comparator presents a fast response to the successive comparison. Each successive approximation ADC cell occupies an area of 0.6 mm/sup 2/ and the core of the parallel ADC array occupies an area of 2.7/spl times/3.3 mm/sup 2/. The power consumptions for the cell and the parallel ADC array are 18 mW and 267 mW respectively.
机译:本文介绍了一个以1.2- / spl mu / m CMOS工艺设计和制造的10位5-MS / s逐次逼近ADC单元和一个基于该单元的70-MS / s并行ADC阵列。 ADC单元被设计为具有超过35 MHz的输入带宽和以70 MHz的时钟速率提供的14 nS采样时间。并行ADC阵列由14个这样的单元组成,这些单元在一个时钟周期偏斜中连续计时,以便在每个时钟周期获得数字化数据。已经使用了基于不对称双电容器电荷再分配耦合的两步原理。在复位功能的帮助下,比较器对连续的比较给出了快速响应。每个连续的近似ADC单元占用0.6 mm / sup 2 /的面积,并行ADC阵列的核心占用2.7 / spl倍/3.3 mm / sup 2 /的面积。单元和并行ADC阵列的功耗分别为18 mW和267 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号