首页> 外文期刊>Journal of circuits, systems and computers >A 10-Bit Column-Parallel Single Slope ADC Based on Two-Step TDC with Error Calibration for CMOS Image Sensors
【24h】

A 10-Bit Column-Parallel Single Slope ADC Based on Two-Step TDC with Error Calibration for CMOS Image Sensors

机译:基于两步TDC且具有误差校准功能的CMOS图像传感器的10位列并行单斜率ADC

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a 10-bit column-parallel single slope analog-to-digital converter (SS ADC) with a two-step time-to-digital converter (TDC) to overcome the long conversion time problem in conventional SS ADC for high-speed CMOS image sensors (CIS). The time interval proportional to the input signal is generated by a ramp generator and a comparator, which is digitized by a two-step TDC consisting of coarse and fine conversions to achieve a high-precision time-interval measurement. To mitigate the impact of propagation delay mismatch, a calibration circuit is also proposed to calibrate the delay skew within -T/2 to T/2. The proposed ADC is designed in 0.18 mu m CMOS process. The power dissipation of each column circuit is 232 mu W at supply voltages of 3.3V for the analog circuits and 1.8V for the digital blocks. The post simulation results indicate that the ADC achieves a SNDR of 60.89 dB (9.82 ENOB) and a SFDR of 79.98 dB at a conversion rate of 2 MS/s after calibration, while the SNDR and SFDR are limited to 41.52 dB and 67.64 dB, respectively before calibration. The differential nonlinearity (DNL) and integral nonlinearity (INL) without calibration are +15.80/-15.29 LSB and +1.68/-15.34 LSB while they are reduced down to +0.75/-0.25 LSB and +0.76/-0.78 LSB with the proposed calibration.
机译:本文提出了一种具有两步时间数字转换器(TDC)的10位列并行单斜率模数转换器(SS ADC),以克服传统SS ADC的高转换时间问题。高速CMOS图像传感器(CIS)。与输入信号成比例的时间间隔由斜坡发生器和比较器产生,该比较器由两步TDC进行数字化,该TDC由粗转换和精转换组成,以实现高精度的时间间隔测量。为了减轻传播延迟失配的影响,还提出了一种校准电路,用于校准-T / 2至T / 2范围内的延迟偏差。拟议的ADC采用0.18微米CMOS工艺设计。当模拟电路的电源电压为3.3V,数字模块的电源电压为1.8V时,每个列电路的功耗为232μW。后期仿真结果表明,校准后,ADC的SNDR为60.89 dB(9.82 ENOB),SFDR为79.98 dB,转换率为2 MS / s,而SNDR和SFDR分别限制为41.52 dB和67.64 dB,分别在校准之前。无需校准的微分非线性(DNL)和积分非线性(INL)为+ 15.80 / -15.29 LSB和+ 1.68 / -15.34 LSB,而通过提议的方法将它们降低到+ 0.75 / -0.25 LSB和+ 0.76 / -0.78 LSB校准。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号