机译:SHA-1和SHA-256哈希函数的流水线设计的面积吞吐量折衷
Cyprus Univ Technol, Elect Engn & Informat Technol Dept, CY-3036 Lemesos, Cyprus;
Univ Patras, Elect & Comp Engn Dept, VLSI Design Lab, GR-26504 Patras, Greece;
Univ Patras, Elect & Comp Engn Dept, VLSI Design Lab, GR-26504 Patras, Greece;
Univ Patras, Elect & Comp Engn Dept, VLSI Design Lab, GR-26504 Patras, Greece;
Khalifa Univ, ECE Dept, POB 127788, Abu Dhabi, U Arab Emirates|Univ Patras, Elect & Comp Engn Dept, VLSI Design Lab, GR-26504 Patras, Greece;
Univ Patras, Elect & Comp Engn Dept, VLSI Design Lab, GR-26504 Patras, Greece;
Hash function; message authentication code; pipeline; FPGA, security;
机译:完全自检SHA-1和SHA-256哈希函数的体系结构的设计和实现
机译:基于SHA-1的可变输出长度密码散列函数组设计。
机译:基于SHA-1的变量输出长度的加密散列函数组设计
机译:SHA-256哈希函数的优化流水线架构
机译:SHA-512,Whirlpool和PHASH哈希函数的FPGA设计和性能分析。
机译:一种基于混沌和安全散列SHA-256的新型图像加密算法
机译:SHA-1和SHA-256哈希功能的流水线设计的区域吞吐量权衡