首页> 外文期刊>Journal of circuits, systems and computers >A Fast Simulator in FPGA for LUT-Based Combinational Logic Circuits of Arbitrary Topology for Evolutionary Algorithms
【24h】

A Fast Simulator in FPGA for LUT-Based Combinational Logic Circuits of Arbitrary Topology for Evolutionary Algorithms

机译:FPGA中基于LUT的任意拓扑组合逻辑电路的快速仿真器,用于进化算法

获取原文
获取原文并翻译 | 示例

摘要

Current works on generation of combinational logic circuits (CLC) using evolutionary algorithms (EA) propose solutions using field-programmable gate array (FPGA) to accelerate the process of combinational circuit simulation, a step needed in order to evaluate the level of correctness of each individual circuit. However, the current works fail to separate the two distinct problems: the EA and the circuit simulator. The insistence of treating both problem as a single one results in works that fail to address either properly, restricting solutions to simple circuits and to topologically restrictive circuit simulators, while providing very limited data on the results. In this work, we address the circuit simulator problem exclusively, where we propose an architecture for fast simulation of n-LUT CLC of arbitrary topology. The proposed architecture is modular and makes no assumptions on the specific EA to be used with. We provide detailed performance results for varying circuit dimensions, and those results show that our architecture is able to surpass other works both in terms of performance and topological flexibility.
机译:当前使用进化算法(EA)生成组合逻辑电路(CLC)的工作提出了使用现场可编程门阵列(FPGA)来加快组合电路仿真过程的解决方案,这是评估每个电路正确性水平所需的步骤单个电路。但是,当前的工作未能将两个不同的问题分开:EA和电路模拟器。坚持将两个问题都视为一个问题的结果导致无法正确解决这两个问题,从而使解决方案仅限于简单电路和拓扑受限的电路仿真器,而提供的结果数据非常有限。在这项工作中,我们专门解决电路模拟器问题,在此我们提出了一种用于快速仿真任意拓扑的n-LUT CLC的体系结构。提议的体系结构是模块化的,并且不对要使用的特定EA进行任何假设。我们提供了针对不同电路尺寸的详细性能结果,这些结果表明,我们的体系结构在性能和拓扑灵活性方面都能够超越其他作品。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号