...
首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Performance improvement technique for synchronous circuits realized as LUT-based FPGAs
【24h】

Performance improvement technique for synchronous circuits realized as LUT-based FPGAs

机译:实现为基于LUT的FPGA的同步电路的性能改进技术

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a new technique for improving the performance of a synchronous circuit configured as a look-up table based FPGA without changing the initial circuit configuration; only the register location is altered. It improves clock speed and data throughput at the expense of latency. One of the most significant benefits realized by this approach is that the time-consuming and user-uncontrollable reconfiguration processes, i.e., remapping, replacement, and rerouting, are unnecessary when improving circuit performance. After applying our technique to some benchmark circuits, the average performance improvement was 33% for six combinational circuits, and 25% for 18 sequential circuits.
机译:本文提出了一种新技术,可在不更改初始电路配置的情况下提高配置为基于查找表的FPGA的同步电路的性能。仅更改寄存器位置。它以延迟为代价提高了时钟速度和数据吞吐量。这种方法实现的最重要的好处之一是,在提高电路性能时,不需要耗时且用户无法控制的重新配置过程,即重新映射,替换和重新路由。将我们的技术应用于一些基准电路后,六个组合电路的平均性能提高了33%,而18个顺序电路的平均性能提高了25%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号