首页> 外文期刊>International journal of parallel programming >A Configurable Hardware Architecture for Runtime Application of Network Calculus
【24h】

A Configurable Hardware Architecture for Runtime Application of Network Calculus

机译:网络微积分运行时应用的可配置硬件架构

获取原文
获取原文并翻译 | 示例

摘要

Network Calculus has been a foundational theory for analyzing and ensuring Quality-of-Service (QoS) in a variety of networks including Networks on Chip (NoCs). To fulfill dynamic QoS requirements of applications, runtime application of network calculus is essential. However, the primitive operations in network calculus such as arrival curve, min-plus convolution and min-plus deconvolution are very time consuming when calculated in software because of the large volume and long latency of computation. For the first time, we propose a configurable hardware architecture to enable runtime application of network calculus. It employs a unified pipeline that can be dynamically configured to efficiently calculate the arrival curve, min-plus convolution, and min-plus deconvolution at runtime. We have implemented and synthesized this hardware architecture on a Xilinx FPGA platform to quantify its performance and resource consumption. Furthermore, we have built a prototype NoC system incorporating this hardware for dynamic flow regulation to effectively achieve QoS at runtime.
机译:网络微积分是分析和确保在包括芯片上的网络(NOC)的网络中的各种网络中的服务质量(QoS)的基础理论。为了满足应用程序的动态QoS要求,网络微积分的运行时应用至关重要。然而,网络微积分中的原始操作如到达曲线,MIN-Plus卷积和MIN-Plus Deconvolsion在软件中计算时非常耗时,因为计算的量大和延迟长期延迟。我们首次提出可配置的硬件架构,以启用网络微积分的运行时应用。它采用统一的管道,可以动态配置,以有效地计算运行时在运行时分析到达曲线,最小卷积和闽加折卷积。我们已经在Xilinx FPGA平台上实现并综合了该硬件架构,以量化其性能和资源消耗。此外,我们建立了一个原型的NoC系统,包括这种硬件,用于动态流量调节,以在运行时有效实现QoS。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号