首页> 外文期刊>International journal of parallel programming >Dynamic Tag Reduction for Low-Power Caches in Embedded Systems with Virtual Memory
【24h】

Dynamic Tag Reduction for Low-Power Caches in Embedded Systems with Virtual Memory

机译:具有虚拟内存的嵌入式系统中的低功耗缓存的动态标签减少

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a low-power tag organization for physically tagged caches in embedded processors with virtual memory support. An exceedingly small subset of tag bits is identified for each application hot-spot so that only these tag bits are used for cache access with no performance sacrifice as they provide complete address resolution. The minimal subset of physical tag bits is dynamically updated following the changes in the physical address space of the application. Operating system support is introduced in order to maintain the reduced tags during program execution. Efficient algorithms are incorporated within the memory allocator and the dynamic linker in order to achieve dynamic update of the reduced tags. The only hardware support needed within the I/D-caches is the support for disabling bitlines of the tag arrays. An extensive set of experimental results demonstrates the efficacy of the proposed approach.
机译:本文提出了一种低功耗标签组织,用于具有虚拟内存支持的嵌入式处理器中的物理标签缓存。为每个应用程序热点标识了一个很小的标记位子集,因此只有这些标记位可用于高速缓存访​​问,而不会牺牲性能,因为它们提供了完整的地址解析能力。物理标记位的最小子集随应用程序的物理地址空间的变化而动态更新。引入了操作系统支持,以便在程序执行期间维护减少的标签。有效的算法被合并到内存分配器和动态链接器中,以实现精简标签的动态更新。 I / D缓存中唯一需要的硬件支持是禁用标签阵列的位线的支持。大量的实验结果证明了该方法的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号