首页> 外文期刊>International journal of parallel programming >Thread-Parallel Integrated Test Pattern Generator Utilizing Satisfiability Analysis
【24h】

Thread-Parallel Integrated Test Pattern Generator Utilizing Satisfiability Analysis

机译:利用满意度分析的线程并行集成测试模式生成器

获取原文
获取原文并翻译 | 示例
           

摘要

Efficient utilization of the inherent parallelism of multi-core architectures is a grand challenge in the field of electronic design automation (EDA). One EDA algorithm associated with a high computational cost is automatic test pattern generation (ATPG). We present the ATPG tool TIGUAN based on a thread-parallel SAT solver. Due to a tight integration of the SAT engine into the ATPG algorithm and a carefully chosen mix of various optimization techniques, multi-million-gate industrial circuits are handled without aborts. TIGUAN supports both conventional single-stuck-at faults and sophisticated conditional multiple stuck-at faults which allows to generate patterns for non-standard fault models. We demonstrate how TIGUAN can be combined with conventional structural ATPG to extract full benefit of the intrinsic strengths of both approaches.
机译:在电子设计自动化(EDA)领域,有效利用多核体系结构的固有并行性是一项巨大的挑战。与高计算成本相关联的一种EDA算法是自动测试模式生成(ATPG)。我们介绍基于线程并行SAT求解器的ATPG工具TIGUAN。由于将SAT引擎紧密集成到ATPG算法中,并且精心选择了各种优化技术的组合,因此处理了数百万门的工业电路而不会出现中断。 TIGUAN同时支持常规的单故障和复杂的条件多故障,从而可以生成非标准故障模型的模式。我们演示了如何将TIGUAN与常规结构性ATPG结合使用,以充分利用两种方法的内在优势。

著录项

  • 来源
    《International journal of parallel programming》 |2010年第4期|P.185-202|共18页
  • 作者单位

    Computer Architecture Group, Institute for Computer Science, Albert-Ludwigs-University, Georges-Koehler-Allee 51, 79110 Freiburg i. Br., Germany;

    rnComputer Architecture Group, Institute for Computer Science, Albert-Ludwigs-University, Georges-Koehler-Allee 51, 79110 Freiburg i. Br., Germany;

    rnComputer Architecture Group, Institute for Computer Science, Albert-Ludwigs-University, Georges-Koehler-Allee 51, 79110 Freiburg i. Br., Germany;

    rnComputer Architecture Group, Institute for Computer Science, Albert-Ludwigs-University, Georges-Koehler-Allee 51, 79110 Freiburg i. Br., Germany;

    rnECE Department, University of Iowa, Iowa City, IA, 52242, USA;

    rnComputer Architecture Group, Institute for Computer Science, Albert-Ludwigs-University, Georges-Koehler-Allee 51, 79110 Freiburg i. Br., Germany;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    Thread-parallel SAT; SAT-based automatic test pattern generation;

    机译:线程并行SAT;基于SAT的自动测试图案生成;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号