首页> 外文期刊>International journal of parallel programming >A Parallel Yet Pipelined Architecture for Efficient Implementation of the Advanced Encryption Standard Algorithm on Reconfigurable Hardware
【24h】

A Parallel Yet Pipelined Architecture for Efficient Implementation of the Advanced Encryption Standard Algorithm on Reconfigurable Hardware

机译:一种在可重配置硬件上有效实现高级加密标准算法的并行但流水线架构

获取原文
获取原文并翻译 | 示例

摘要

The Advanced Encryption System (AES) is used in almost all network-based applications to ensure security. The core computation of AES, which is performed on data blocks of 128 bits, is iterated for several rounds, depending on the key size. The strength of AES is proportional to the number of rounds applied. So far, the number of rounds is fixed to 10, 12 and 14 for a key size of 128, 192 and 256 bits respectively. Most cryptographers feel that the margin between the number of rounds specified in the cipher and the best known attacks is too small. On the other hand, it is clear that the overall efficiency of a given AES implementation is inversely proportional to the number of rounds imposed. In this paper, we propose a very efficient pipelined hardware implementation of AES-128. Besides, we show that if the required number of rounds must increase to defeat attackers, the proposed implementation stays efficient.
机译:几乎所有基于网络的应用程序都使用高级加密系统(AES)来确保安全性。 AES的核心计算是在128位数据块上执行的,根据密钥大小,它需要迭代几轮。 AES的强度与所施加的弹数成正比。到目前为止,对于密钥大小分别为128、192和256位,回合数固定为10、12和14。大多数密码学家认为,密码中指定的轮数与最著名的攻击之间的距离太小。另一方面,很明显,给定AES实现的总体效率与所施加的回合数成反比。在本文中,我们提出了一种非常有效的AES-128流水线硬件实现。此外,我们表明,如果必须增加所需的回合数量来打败攻击者,则所提出的实施方案仍然有效。

著录项

  • 来源
    《International journal of parallel programming》 |2016年第6期|1102-1117|共16页
  • 作者单位

    Department of Electronics Engineering and Telecommunications, Faculty of Engineering, State University of Rio de Janeiro, Rio de Janeiro, Brazil;

    Department of Systems Engineering and Computation, Faculty of Engineering, State University of Rio de Janeiro, Rio de Janeiro, Brazil;

    Embedded System Lab, School of Computer Science, University of Science and Technology of China, Hefei, China;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    Cryptography; AES; Reconfigurable hardware; Pipeline design;

    机译:密码学;AES;可重新配置的硬件;管道设计;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号