首页> 外文期刊>Instrumentation and Measurement, IEEE Transactions on >Reliability Modeling and Analysis of Clockless Wave Pipeline Core for Embedded Combinational Logic Design
【24h】

Reliability Modeling and Analysis of Clockless Wave Pipeline Core for Embedded Combinational Logic Design

机译:嵌入式组合逻辑设计中无时钟波管道核心的可靠性建模与分析

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a model for analyzing the reliability of a clockless wave pipeline as an intellectual property (IP) core for embedded design. This design requires different clocking requirements by each embedded IP core during integration. Therefore, either partial or global lack of synchronization of the embedded clocking is considered for the data flow. The clockless wave pipeline represents an alternative to a traditional pipeline scheme; it requires an innovative computing model that is readily suitable for high-throughput computing by heterogeneous IP logic cores embedded in system-on-chip (SoC). A clockless wave pipeline technique relies on local asynchronous operation for seamless integration of a combinational core into an SoC. The basic computational components of a clockless wave pipeline are the datawaves, together with the request signals and switches. The coordination of the processing of the datawaves throughout the pipeline by the request signals is accomplished with no intermediate access in the clock control. Furthermore, the reliability of clockless-wave-pipeline-based cores is of importance when designing a reliable SOC. In this paper, the reliability in the clockless operations of the wave pipeline is analyzed by considering the datawaves and the request signals. The effect of the so-called out-of-orchestration between the datawaves and the request signals (which is referred to as a datawave fault) is proposed in the reliability analysis. A clockless-induced datawave fault model is proposed for clockless fault-tolerant design.
机译:本文提出了一个模型,用于分析无时钟波管道作为嵌入式设计的知识产权(IP)核心的可靠性。该设计在集成期间需要每个嵌入式IP内核不同的时钟要求。因此,对于数据流,考虑部分或全局缺少嵌入式时钟的同步。无时钟波管线代表了传统管线方案的替代方案。它需要一种创新的计算模型,该模型应易于通过嵌入片上系统(SoC)的异构IP逻辑内核进行高吞吐量计算。无时钟波流水线技术依靠本地异步操作将组合内核无缝集成到SoC中。无时钟波管道的基本计算组件是数据波,以及请求信号和开关。通过请求信号对整个管道中的数据波的处理进行协调,无需在时钟控制中进行中间访问。此外,在设计可靠的SOC时,基于无时钟波流水线的内核的可靠性至关重要。本文通过考虑数据波和请求信号,分析了波导管无时钟运行的可靠性。在可靠性分析中,提出了数据波与请求信号之间的所谓编排失控(称为数据波故障)的影响。提出了一种无时钟诱导的数据波故障模型,用于无时钟容错设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号