首页> 外文期刊>IEICE Transactions on Information and Systems >Hybrid Pattern BIST for Low-Cost Core Testing Using Embedded FPGA Core
【24h】

Hybrid Pattern BIST for Low-Cost Core Testing Using Embedded FPGA Core

机译:使用嵌入式FPGA内核进行低成本内核测试的混合模式BIST

获取原文
获取原文并翻译 | 示例

摘要

In the Reconfigurable System-On-a-Chip (RSOC), an FPGA core is embedded to improve the design flexibility of SOC. In this paper, we demonstrate that the embedded FPGA core is also feasible for use in implementing the proposed hybrid pattern Built-in Self-Test (BIST) in order to reduce the test cost of SOC. The hybrid pattern BIST, which combines Linear Feedback Shift Register (LFSR) with the proposed on-chip Deterministic Test Pattern Generator (DTPG), can achieve not only complete Fault Coverage (FC) but also minimum test sequence by applying a selective number of pseudorandom patterns. Furthermore, the hybrid pattern BIST is designed under the resource constraint of target FPGA core so that it can be implemented on any size of FPGA core and take full advantage of the target FPGA resource to reduce test cost. Moreover, the re-configurable core-based approach has minimum hardware overhead since the FPGA core can be reconfigured as normal mission logic after testing such that it eliminates the hardware overhead of BIST logic. Experimental results for ISCAS 89 benchmarks and a platform FPGA chip have proven the efficiency of the proposed approach.
机译:在可重配置片上系统(RSOC)中,嵌入了FPGA内核以提高SOC的设计灵活性。在本文中,我们证明了嵌入式FPGA内核还可用于实现所提出的混合模式内置自测(BIST),以降低SOC的测试成本。混合模式BIST将线性反馈移位寄存器(LFSR)与拟议的片上确定性测试模式生成器(DTPG)结合使用,不仅可以通过应用选择性的伪随机数来实现完整的故障覆盖率(FC),而且还可以实现最小测试序列模式。此外,混合模式BIST是在目标FPGA内核的资源约束下设计的,因此可以在任意大小的FPGA内核上实现,并充分利用目标FPGA资源来降低测试成本。此外,基于FPGA的可重配置方法具有最低的硬件开销,因为在测试后可以将FPGA内核重新配置为常规任务逻辑,从而消除了BIST逻辑的硬件开销。 ISCAS 89基准测试和平台FPGA芯片的实验结果证明了该方法的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号