首页> 外文期刊>IEICE Transactions on Information and Systems >Design and Implementation of a Handshake Join Architecture on FPGA
【24h】

Design and Implementation of a Handshake Join Architecture on FPGA

机译:FPGA握手连接架构的设计与实现

获取原文
获取原文并翻译 | 示例

摘要

A novel design is proposed to implement highly parallel stream join operators on a field-programmable gate array (FPGA), by examining handshake join algorithm for hardware implementation. The proposed design is evaluated in terms of the hardware resource usage, the maximum clock frequency, and the performance. Experimental results indicate that the proposed implementation can handle considerably high input rates, especially at low match rates. Results of simulation conducted to optimize size of buffers included in join and merge units give a new intuition regarding static and adaptive buffer tuning in handshake join.
机译:通过检查用于硬件实现的握手连接算法,提出了一种新颖的设计,以在现场可编程门阵列(FPGA)上实现高度并行的流连接运算符。在硬件资源使用,最大时钟频率和性能方面评估了提出的设计。实验结果表明,所提出的实现可以处理相当高的输入速率,尤其是在低匹配率下。为优化连接和合并单元中包含的缓冲区大小而进行的仿真结果,为握手连接中的静态和自适应缓冲区调整提供了新的思路。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号