首页> 外文期刊>IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences >VLSI Design of a Fully-Parallel High-Throughput Decoder for Turbo Gallager Codes
【24h】

VLSI Design of a Fully-Parallel High-Throughput Decoder for Turbo Gallager Codes

机译:Turbo Gallager码的全并行高通量解码器的VLSI设计

获取原文
获取原文并翻译 | 示例

摘要

The most powerful channel coding schemes, namely those based on turbo codes and low-density parity-check (LDPC) Gallager codes, have in common the principle of iterative decoding. However, the relative coding structures and decoding algorithms are substantially different. This paper presents a 2048-bit, rate-1/2 soft decision decoder for a new class of codes known as Turbo Gallager Codes. These codes are turbo codes with properly chosen component convolutional codes such that they can be successfully decoded by means of the decoding algorithm used for LDPC codes, i.e., the belief propagation algorithm working on the code Tanner graph. These coding schemes are important in practical terms for two reasons: (ⅰ) they can be encoded as classical turbo codes, giving a solution to the encoding problem of LDPC codes; (ⅱ) they can also be decoded in a fully parallel manner, partially overcoming the routing congestion bottleneck of parallel decoder VLSI implementations thanks to the locality of the interconnections. The implemented decoder can support up to 1 Gbit/s data rate and performs up to 48 decoding iterations ensuring both high throughput and good coding gain. In order to evaluate the performance and the gate complexity of the decoder VLSI architecture, it has been synthesized in a 0.18μm standard-cell CMOS technology.
机译:最强大的信道编码方案,即基于Turbo码和低密度奇偶校验(LDPC)Gallager码的信道编码方案,都具有迭代解码的原理。但是,相对的编码结构和解码算法却大不相同。本文针对称为Turbo Gallager码的一类新型码提供了2048位,速率1/2的软判决解码器。这些码是具有适当选择的分量卷积码的turbo码,使得它们可以借助于用于LDPC码的解码算法(即,在代码Tanner图上工作的置信传播算法)成功地解码。这些编码方案在实践上很重要,其原因有两个:(ⅰ)它们可以被编码为经典Turbo码,从而解决了LDPC码的编码问题; (ⅱ)它们也可以完全并行的方式进行解码,由于互连的局部性,部分克服了并行解码器VLSI实现的路由拥塞瓶颈。所实现的解码器可以支持高达1 Gbit / s的数据速率,并执行多达48次解码迭代,从而确保了高吞吐量和良好的编码增益。为了评估解码器VLSI架构的性能和门控复杂性,已在0.18μm标准单元CMOS技术中对其进行了合成。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号