【24h】

Efficient Timing Verification of Latch-Synchronized Systems

机译:锁存同步系统的有效时序验证

获取原文
获取原文并翻译 | 示例

摘要

This paper presents an event-driven approach to the timing verification of latch-synchronized systems. The proposed method performs critical path extraction and timing error detection at the same time, and extracts the critical path only if necessary. By doing so, the complexity of analysis is reduced and efficiency is greatly improved over the conventional approaches which detect timing errors after extracting the complete critical paths of the system. Experimental results show that, compared to the existing methods, it provides a more than 12-fold improvement in speed on the average for ISCAS benchmark circuits, and the relative efficiency of analysis improves as the circuit size grows.
机译:本文提出了一种事件驱动的方法,用于锁存同步系统的时序验证。所提出的方法同时执行关键路径提取和定时误差检测,并且仅在必要时才提取关键路径。通过这样做,与在提取系统的完整关键路径之后检测定时误差的常规方法相比,降低了分析的复杂性并大大提高了效率。实验结果表明,与现有方法相比,它可以使ISCAS基准电路的平均速度提高12倍以上,并且随着电路尺寸的增大,分析的相对效率也会提高。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号