首页> 外文期刊>IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences >On Gate Level Power Optimization of Combinational Circuits Using Pseudo Power Gating
【24h】

On Gate Level Power Optimization of Combinational Circuits Using Pseudo Power Gating

机译:基于伪功率门控的组合电路门级功率优化

获取原文
获取原文并翻译 | 示例

摘要

In recent years, the demand for low-power design has remained undiminished. In this paper, a pseudo power gating (SPG) structure using a normal logic cell is proposed to extend the power gating to an ultrafine grained region at the gate level. In the proposed method, the controlling value of a logic element is used to control the switching activity of modules computing other inputs of the element. For each element, there exists a submodule controlled by an input to the element. Power reduction is maximized by controlling the order of the submodule selection. A basic algorithm and a switching activity first algorithm have been developed to optimize the power. In this application, a steady maximum depth constraint is added to prevent the depth increase caused by the insertion of the control signal. In this work, various factors affecting the power consumption of library level circuits with the SPG are determined. In such factors, the occurrence of glitches increases the power consumption and a method to reduce the occurrence of glitches is proposed by considering the parity of inverters. The proposed SPG method was evaluated through the simulation of the netlist extracted from the layout using the VDEC Rohm 0.18 μm process. Experiments on ISCAS'85 benchmarks show that the reduction in total power consumption achieved is 13% on average with a 2.5% circuit delay degradation. Finally, the effectiveness of the proposed method under different primary input statistics is considered.
机译:近年来,对低功耗设计的需求一直没有减少。在本文中,提出了一种使用常规逻辑单元的伪功率门控(SPG)结构,以将功率门控扩展到栅极级的超细颗粒区域。在所提出的方法中,逻辑元件的控制值用于控制计算该元件的其他输入的模块的开关活动。对于每个元素,都有一个由该元素的输入控制的子模块。通过控制子模块选择的顺序,可以最大程度地降低功耗。已经开发了基本算法和开关活动优先算法来优化功率。在此应用中,添加了一个稳定的最大深度约束,以防止由于插入控制信号而引起的深度增加。在这项工作中,确定了使用SPG影响库级电路功耗的各种因素。在这样的因素下,毛刺的出现增加了功率消耗,并且通过考虑逆变器的奇偶性来提出减少毛刺的发生的方法。通过使用VDEC Rohm 0.18μm工艺从布局中提取的网表进行仿真,评估了所建议的SPG方法。在ISCAS'85基准上进行的实验表明,平均总功耗降低了13%,电路延迟降低了2.5%。最后,考虑了该方法在不同主要输入统计量下的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号