...
首页> 外文期刊>IEICE Transactions on Electronics >CMOS Radio Design for Complete Single Chip GPS SoC
【24h】

CMOS Radio Design for Complete Single Chip GPS SoC

机译:用于完整单芯片GPS SoC的CMOS无线电设计

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

A GPS radio design for a complete single chip GPS receiver using 0.18-μm CMOS is presented. The complete single chip GPS receiver satisfies several key requirements for mobile applications, such as compactness, low power, and high sensitivity. The radio part, including the RF front end, the RF/IF PLLs, and IF functions, occupies 2.0 x 2.3 mm in a total chip area of 6.3 x 6.3 mm. It is fabricated using 0.18-μm CMOS technology utilizing MIM capacitors. The radio part operates within a 1.6 to 2.0V supply voltage range and consumes 27 mW at 1.8 V. The whole GPS SoC consumes 57 mW for a fully functional chip and provides a high sensitivity of -152 dBm. The radio design features countermeasures against substrate coupling noise from the digital part.
机译:提出了一种使用0.18-μmCMOS的完整单芯片GPS接收机的GPS无线电设计。完整的单芯片GPS接收器可满足移动应用的几个关键要求,例如紧凑性,低功耗和高灵敏度。射频部分,包括RF前端,RF / IF PLL和IF功能,在6.3 x 6.3 mm的总芯片面积中占2.0 x 2.3 mm。它是使用0.18μmCMOS技术和MIM电容器制成的。无线电部分在1.6至2.0V的电源电压范围内工作,在1.8 V时功耗为27 mW。对于一个功能齐全的芯片,整个GPS SoC功耗为57 mW,并提供-152 dBm的高灵敏度。该无线电设计具有应对措施,可防止数字部件产生的基板耦合噪声。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号