...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A complete single-chip GPS receiver with 1.6-V 24-mW radio in 0.18-Μm CMOS
【24h】

A complete single-chip GPS receiver with 1.6-V 24-mW radio in 0.18-Μm CMOS

机译:完整的单芯片GPS接收器,具有1.6V 24-mW无线电和0.18μmCMOS

获取原文
获取原文并翻译 | 示例
           

摘要

We have developed a complete single-chip GPS receiver using 0.18-Μm CMOS to meet several important requirements, such as small size, low power, low cost, and high sensitivity for mobile GPS applications. This is the first case in which a radio has been successfully combined with a baseband processor, such as SoC, in a GPS receiver. The GPS chip, with a total size of 6.3 mm × 6.3 mm, contains a 2.3 mm × 2.0 mm radio part, including RF front end, phase-locked loops, IF functions, and 500 K gates of baseband logic, including mask ROM, SRAM, and dual port SRAM . It is fabricated using 0.18-Μm CMOS technology with a MIM capacitor and operates from a 1.6-2.0-V power supply. Experimental results show a very low power consumption of, typically, 57 mW for a fully functional chip including baseband, and a high sensitivity of -152dBm. Through countermeasures against substrate coupling noise from the digital part, the high sensitivity was successfully achieved without any external low-noise amplifier.
机译:我们已经开发出使用0.18μmCMOS的完整的单芯片GPS接收器,以满足几个重要的要求,例如小尺寸,低功耗,低成本以及移动GPS应用的高灵敏度。这是无线电已成功与GPS接收器中的SoC之类的基带处理器结合的第一种情况。 GPS芯片的总尺寸为6.3 mm×6.3 mm,包含2.3 mm×2.0 mm的无线电部分,包括RF前端,锁相环,IF功能以及500K的基带逻辑门,包括掩模ROM, SRAM和双端口SRAM。它使用0.18μmCMOS技术和MIM电容器制成,并通过1.6-2.0V电源供电。实验结果表明,对于包括基带在内的全功能芯片,其功耗非常低,通常为57 mW,灵敏度为-152dBm。通过对付来自数字部件的基板耦合噪声的对策,无需任何外部低噪声放大器就可以成功实现高灵敏度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号