首页> 外文期刊>IEICE Transactions on Electronics >Embedded Low-Power Dynamic TCAM Architecture with Transparently Scheduled Refresh
【24h】

Embedded Low-Power Dynamic TCAM Architecture with Transparently Scheduled Refresh

机译:具有透明调度刷新功能的嵌入式低功耗动态TCAM架构

获取原文
获取原文并翻译 | 示例
           

摘要

This paper describes a dynamic TCAM architecture with planar complementary capacitors, transparently scheduled refresh (TSR), autonomous power management (APM) and address-input-free writing scheme. The complementary cell structure of the planar dynamic TCAM (PD-TCAM) allows small cell size of 4.79 μm~2 in 130nm CMOS technology, and realizes stable TCAM operation even with very small storage capacitance. Due to the TSR architecture, the PD-TCAM maintains functional compatibility with a conventional SRAM-based TCAM. The combined effects of the compact PD-TCAM array matrix and the APM technique result in up to 50% reduction of the total power consumption during search operation. In addition, an intelligent address-input-free writing scheme is also introduced to facilitate the PD-TCAM application for the user. Consequently the proposed architecture is quite attractive for realizing compact and low-power embedded TCAM macros for the design of system VLSI solutions in the field of networking applications.
机译:本文介绍了一种动态TCAM架构,该架构具有平面互补电容器,透明调度刷新(TSR),自主电源管理(APM)和无地址输入的写入方案。平面动态TCAM(PD-TCAM)的互补单元结构允许在130nm CMOS技术中实现4.79μm〜2的小单元尺寸,并且即使具有非常小的存储电容也可以实现稳定的TCAM操作。由于采用了TSR架构,PD-TCAM保持了与基于SRAM的传统TCAM的功能兼容性。紧凑的PD-TCAM阵列矩阵和APM技术的组合效果使搜索操作期间的总功耗降低了50%。此外,还引入了一种智能的无地址输入写方案,以方便用户使用PD-TCAM。因此,对于网络应用领域中的系统VLSI解决方案的设计,所提出的体系结构对于实现紧凑,低功耗的嵌入式TCAM宏非常有吸引力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号