首页> 外文OA文献 >A Low Leakage 500 MHz 2T Embedded Dynamic Memory With Integrated Semi-transparent Refresh
【2h】

A Low Leakage 500 MHz 2T Embedded Dynamic Memory With Integrated Semi-transparent Refresh

机译:具有集成半透明刷新功能的低泄漏500 MHz 2T嵌入式动态存储器

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

This paper presents a low-leakage 128 kbit dynamic memory based on a 2T dynamic cell. The design is implemented in a logic 90 nm technology and achieves a low static power consumption of 130 mWand an access time of 2 ns. It has a worst case retention time of 175 ms. This performance is achieved by introducing an optimized hierarchicalorganization and peripheral circuits for the read, the write and the refresh operations. A novel writing mechanism for 2T cells using a double phase approach is demonstrated. The area penalty of using short read bitlines is alleviated using a charge transfer sense amplifier (SA). A novel local write sense amplifier (WSA) that can operate as a latch makes it possible to perform the refresh operation at the local level, improving the energy efficiency of the refresh operation. The memory includes an integrated automatic refresh mechanism. Most read and write operations can still be performed during refresh cycles. In cases where the accessed address conflicts
机译:本文提出了一种基于2T动态单元的低泄漏128 kbit动态存储器。该设计采用90 nm逻辑技术实现,并实现了130 mW的低静态功耗和2 ns的访问时间。最坏情况下的保留时间为175 ms。通过为读取,写入和刷新操作引入优化的层次结构和外围电路来实现此性能。演示了一种使用双相方法的新型2T细胞写入机制。使用电荷转移读出放大器(SA)可以减轻使用短读位线的面积损失。可以用作锁存器的新颖的本地写感测放大器(WSA)使得可以在本地级别执行刷新操作,从而提高了刷新操作的能效。该存储器包括集成的自动刷新机制。大多数读取和写入操作仍可以在刷新周期内执行。如果访问的地址冲突

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号