首页> 外文期刊>IEEE Journal of Solid-State Circuits >Low-Power High-Throughput LDPC Decoder Using Non-Refresh Embedded DRAM
【24h】

Low-Power High-Throughput LDPC Decoder Using Non-Refresh Embedded DRAM

机译:使用非刷新嵌入式DRAM的低功耗高通量LDPC解码器

获取原文
获取原文并翻译 | 示例
           

摘要

The majority of the power consumption of a high-throughput LDPC decoder is spent on memory. Unlike in a general-purpose processor, the memory access in an LDPC decoder is deterministic and the access window is short. We take advantage of the unique memory access characteristic to design a non-refresh eDRAM that holds data for the necessary access window, and further improve its access time by trading off the excess retention time. The resulting 3T eDRAM cell is designed to balance wordline coupling to reliably retain data for a fast access. We integrate 32 5x210 non-refresh eDRAM arrays in a row-parallel LDPC decoder suitable for the IEEE 802.11ad standard. Memory refresh is eliminated and random access is replaced with a simple sequential addressing. With row merging and dual-frame processing, the 1.6 mm 2 65 nm LDPC decoder chip achieves a peak throughput of 9 Gb/s at 89.5 pJ/b, of which only 21% is spent on eDRAMs. With voltage and frequency scaling, the power consumption of the LDPC decoder is reduced to 37.7 mW for a 1.5 Gb/s throughput at 35.6 pJ/b.
机译:高吞吐量LDPC解码器的大部分功耗都消耗在内存上。与通用处理器不同,LDPC解码器中的存储器访问是确定性的,访问窗口很短。我们利用独特的内存访问特性来设计非刷新eDRAM,该eDRAM可以存储必要访问窗口的数据,并通过权衡多余的保留时间来进一步缩短其访问时间。最终的3T eDRAM单元旨在平衡字线耦合,以可靠地保留数据以进行快速访问。我们在适合IEEE 802.11ad标准的行并行LDPC解码器中集成了32个5x210非刷新eDRAM阵列。消除了内存刷新,并用简单的顺序寻址代替了随机访问。通过行合并和双帧处理,1.6 mm 2 65 nm LDPC解码器芯片在89.5 pJ / b时实现了9 Gb / s的峰值吞吐量,其中只有21%用于eDRAM。通过电压和频率缩放,对于35.6 pJ / b的1.5 Gb / s吞吐量,LDPC解码器的功耗降低到37.7 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号