首页> 外文期刊>IEEE Transactions on Signal Processing >An efficient and simple VLSI tree architecture for motion estimation algorithms
【24h】

An efficient and simple VLSI tree architecture for motion estimation algorithms

机译:用于运动估计算法的高效简单的VLSI树架构

获取原文
获取原文并翻译 | 示例

摘要

A low-latency, high-throughput tree architecture is proposed. This architecture implements both the full-search block-matching algorithm and the three-step hierarchical search algorithm in motion estimation. Owing to the simple and modular properties, the proposed architecture is suitable for VLSI implementation. Furthermore, it can be decomposed into subtrees to reduce hardware cost and pin count. The memory interleaving and the pipeline interleaving are also employed to enhance memory bandwidth and to use the pipeline 100%. Theoretical calculations and simulation results are presented to show the attractive performance.
机译:提出了一种低延迟,高吞吐量的树结构。该体系结构在运动估计中同时实现了全搜索块匹配算法和三步分层搜索算法。由于具有简单和模块化的特性,因此所提出的体系结构适用于VLSI实现。此外,可以将其分解为子树以减少硬件成本和引脚数。存储器交织和流水线交织也被用来增强存储器带宽并以100%使用流水线。给出了理论计算和仿真结果,以显示出诱人的性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号