...
首页> 外文期刊>IEEE Transactions on Signal Processing >Online CORDIC algorithm and VLSI architecture for implementing QR-array processors
【24h】

Online CORDIC algorithm and VLSI architecture for implementing QR-array processors

机译:用于实现QR阵列处理器的在线CORDIC算法和VLSI架构

获取原文
获取原文并翻译 | 示例

摘要

A novel most significant digit first CORDIC architecture is presented that is suitable for the VLSI design of systolic array processor cells for performing QR decomposition. This is based on an online CORDIC algorithm with a constant scale factor and a latency independent of the wordlength. This has been derived through the extension of previously published CORDIC algorithms. It is shown that simplifying the calculation of convergence bounds also greatly simplifies the derivation of suitable VLSI architectures. Design studies, based on a 0.35-/spl mu/ CMOS standard cell process, indicate that 20 such QR processor cells operating at rates suitable for radar beamforming can be readily accommodated on a single chip.
机译:提出了一种新颖的最高有效数字优先CORDIC体系结构,该体系结构适用于用于执行QR分解的脉动阵列处理器单元的VLSI设计。这基于在线CORDIC算法,该算法具有恒定的比例因子和与字长无关的等待时间。这是通过扩展以前发布的CORDIC算法得出的。结果表明,简化收敛范围的计算也大大简化了适用VLSI体系结构的推导。基于0.35- / spl mu / CMOS标准单元工艺的设计研究表明,以适合雷达波束成形的速率运行的20个此类QR处理器单元可以很容易地容纳在单个芯片上。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号