首页> 外文期刊>Signal Processing, IEEE Transactions on >Generalized Pipelined Tomlinson–Harashima Precoder Design Methodology With Build-In Arbitrary Speed-Up Factors
【24h】

Generalized Pipelined Tomlinson–Harashima Precoder Design Methodology With Build-In Arbitrary Speed-Up Factors

机译:具有内置任意加速因子的广义流水线Tomlinson–Harashima预编码器设计方法

获取原文

摘要

In Tomlinson-Harashima (TH) precoding, the feedback filter (FBF) of a decision feedback equalizer (DFE) and the modulo devices are implemented at the transmitter. Because the TH precoders contain nonlinear feedback loops, it restricts their development for high-speed applications. With very large output levels of the modulo devices in the TH precoders, it is difficult to apply look-ahead and precomputation techniques to pipeline the TH precoders which are usually useful to pipeline IIR filters and DFEs. Among existing works of high-speed TH precoder designs, Gu and Parhi derived two pipelined TH precoder designs (PIPTHP1, 2). The architectures of these two designs seem to be very different and have their-own pros and cons. In this paper, we propose a two-time pipelining scheme to pipeline the TH precoders, which enables us to develop a generalized TH precoder architecture. PIPTHP1 and PIPTHP2 are derived by only applying the first-time and second-time pipelining schemes, respectively. Hence, both the designs can be considered as two extreme cases of the proposed designs. In conclusion, for a given design specification, the proposed scheme can provide tradeoffs between hardware complexity and output dynamic range, which leads to a near-optimal solution based on these design criteria. Therefore, the proposed scheme provides more degrees of freedom for the design trade-offs of high-speed pipelining TH precoders with build-in arbitrary speedup factors.
机译:在Tomlinson-Harashima(TH)预编码中,决策反馈均衡器(DFE)的反馈滤波器(FBF)和取模设备在发射机处实现。由于TH预编码器包含非线性反馈回路,因此限制了它们在高速应用中的发展。由于TH预编码器中模数设备的输出水平非常高,因此难以应用超前和预计算技术来流水化TH预编码器,这通常可用于流水线IIR滤波器和DFE。在高速TH预编码器设计的现有工作中,Gu和Parhi得出了两种流水线TH预编码器设计(PIPTHP1,2)。这两种设计的体系结构似乎非常不同,各有优缺点。在本文中,我们提出了两次流水线方案来流水线TH预编码器,这使我们能够开发通用的TH预编码器体系结构。 PIPTHP1和PIPTHP2分别仅通过应用第一次和第二次流水线方案来推导。因此,这两种设计都可以视为所提出设计的两种极端情况。总之,对于给定的设计规范,所提出的方案可以在硬件复杂度和输出动态范围之间进行权衡,从而基于这些设计标准得出接近最佳的解决方案。因此,所提出的方案为具有内置的任意加速因子的高速流水线TH预编码器的设计折衷提供了更大的自由度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号