首页> 外文会议>Asia-Pacific Signal and Information Processing Association Annual Summit and Conference >A VLSI design of an arrayed pipelined Tomlinson-Harashima precoder for MU-MIMO systems
【24h】

A VLSI design of an arrayed pipelined Tomlinson-Harashima precoder for MU-MIMO systems

机译:MU-MIMO系统的阵列流水线Tomlinson-Harashima预编码器的VLSI设计

获取原文

摘要

This paper presents a VLSI design of a Tomlinson-Harashima (TH) precoder for multi-user MIMO (MU-MIMO) systems. The TH precoder consists of LQ decomposition (LQD), interference cancellation (IC), and weight coefficient multiplication (WCM) units. The LQ decomposition unit is based on an application specific instruction-set processor (ASIP) architecture with floating-point arithmetic for high accuracy operations. As for the IC and WCM units with fixed-point arithmetic, the proposed architecture keeps calculation accuracy and gives shorter pipeline latency and smaller circuit size by employing an arrayed structure. The implementation result shows that the proposed architecture reduces circuit area and power consumption by 11% and 15%, respectively.
机译:本文介绍了用于多用户MIMO(MU-MIMO)系统的Tomlinson-Harashima(TH)预编码器的VLSI设计。 TH预编码器由LQ分解(LQD),干扰消除(IC)和权重系数乘法(WCM)单元组成。 LQ分解单元基于具有浮点算法的专用指令集处理器(ASIP)体系结构,可实现高精度操作。对于具有定点算法的IC和WCM单元,所提出的体系结构通过采用阵列结构,可保持计算精度,并缩短流水线等待时间并减小电路尺寸。实施结果表明,所提出的架构将电路面积和功耗分别降低了11%和15%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号