首页> 外文期刊>IEEE Transactions on Signal Processing >Efficient DSP and Circuit Architectures for Massive MIMO: State of the Art and Future Directions
【24h】

Efficient DSP and Circuit Architectures for Massive MIMO: State of the Art and Future Directions

机译:适用于大规模MIMO的高效DSP和电路架构:最新技术和未来方向

获取原文
获取原文并翻译 | 示例

摘要

Massive MIMO is a compelling wireless access concept that relies on the use of an excess number of base-station antennas, relative to the number of active terminals. This technology is a main component of 5G New Radio and addresses all important requirements of future wireless standards: a great capacity increase, the support of many simultaneous users, and improvement in energy efficiency. Massive MIMO requires the simultaneous processing of signals from many antenna chains, and computational operations on large matrices. The complexity of the digital processing has been viewed as a fundamental obstacle to the feasibility of Massive MIMO in the past. Recent advances on system-algorithm-hardware co-design have led to extremely energy-efficient implementations. These exploit opportunities in deeply-scaled silicon technologies and perform partly distributed processing to cope with the bottlenecks encountered in the interconnection of many signals. For example, prototype ASIC implementations have demonstrated zero-forcing precoding in real time at a 55 mW power consumption (20 MHz bandwidth, 128 antennas, and multiplexing of 8 terminals). Coarse and even error-prone digital processing in the antenna paths permits a reduction of consumption with a factor of 2 to 5. This article summarizes the fundamental technical contributions to efficient digital signal processing for Massive MIMO. The opportunities and constraints on operating on low-complexity RF and analog hardware chains are clarified. It illustrates how terminals can benefit from improved energy efficiency. The status of technology and real-life prototypes discussed. Open challenges and directions for future research are suggested.
机译:大规模MIMO是一种引人注目的无线接入概念,它依赖于相对于活动终端数量使用过量的基站天线。这项技术是5G新无线电的主要组成部分,可满足未来无线标准的所有重要要求:容量的大幅提高,许多同时用户的支持以及能源效率的提高。大规模MIMO需要同时处理来自许多天线链的信号,并需要在大型矩阵上进行计算。过去,数字处理的复杂性已被视为阻碍Massive MIMO可行性的根本障碍。系统算法硬件协同设计方面的最新进展导致了极其节能的实现。这些利用深度扩展的硅技术中的机会,并执行部分分布式处理,以应对许多信号互连中遇到的瓶颈。例如,原型ASIC实施已演示了在55 mW功耗(20 MHz带宽,128根天线和8个终端的复用)下实时进行零强制预编码。天线路径中的粗略甚至容易出错的数字处理可将功耗降低2到5倍。本文总结了对Massive MIMO进行有效数字信号处理的基本技术贡献。阐明了在低复杂度RF和模拟硬件链上运行的机会和限制。它说明了终端如何从提高的能源效率中受益。讨论了技术和现实原型的状况。提出了未来研究的公开挑战和方向。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号