首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >An Efficient Massive MIMO Detector Based on Second-Order Richardson Iteration: From Algorithm to Flexible Architecture
【24h】

An Efficient Massive MIMO Detector Based on Second-Order Richardson Iteration: From Algorithm to Flexible Architecture

机译:基于二阶Richardson迭代的高效大规模MIMO检测器:从算法到灵活架构

获取原文
获取原文并翻译 | 示例

摘要

Aiming at reducing the complexity of minimum mean square error (MMSE) detection in massive multiple-input multiple-output (MIMO) systems, this paper proposes a detection algorithm with high convergence rate and an efficient hardware architecture based on second-order Richardson iteration (SORI). In the proposed algorithm, a pre-iteration-based initialization method is presented to accelerate the convergence without extra complexity. In addition, the approximation of relaxation factor and the log-likelihood ratio (LLR) is introduced to further reduce computing load. Theoretical analysis demonstrates the advantages of the proposed algorithm in fast convergence and low complexity, and simulation results show that the proposed algorithm can efficiently approach MMSE performance. Based on this algorithm, a flexible hardware architecture is designed, which is deeply pipelined to support $128imes U$ ( $8leq Uleq 32$ ) massive MIMO detection with the configurable number of iterations, and a folded dual-mode systolic array (DMSA) is fully utilized to achieve the flexibility with low hardware consumption. Implemented on Xilinx Virtex-7 FPGA and SMIC 40nm CMOS technology, the proposed detector is competitive in terms of energy and area efficiency compared to state-of-the-art iterative detectors, and it can adapt to the varied channel condition and the number of users in massive MIMO systems.
机译:旨在降低大规模多输入多输出(MIMO)系统中最小均方误差(MMSE)检测的复杂性,本文提出了一种具有高收敛速率和基于二阶Richardson迭代的高收敛速率的检测算法( sori)。在所提出的算法中,提出了一种基于预迭代的初始化方法以加速收敛而无需额外的复杂性。另外,引入了松弛因子的近似值和对数似然比(LLR)以进一步减少计算负荷。理论分析显示了在快速收敛性和低复杂性中提出的算法的优点,并且模拟结果表明,所提出的算法可以有效地接近MMSE性能。基于该算法,设计了一种灵活的硬件架构,这是深层管制的<内联公式XMLNS:MML =“http://www.w3.org/1998/math/mathml”xmlns:xlink =“http://www.w3.org/1999/xlink”> $ 128 times U $ (<内联公式XMLNS:MML =“http://www.w3.org/1998/math/mathml”xmlns:xlink =“http://www.w3.org/1999/xlink”> $ 8 leq u leq 32 $ )充分利用可配置的迭代次数和折叠的双模收缩阵列(DMSA)来实现具有低硬件消耗的灵活性的大规模的MIMO检测。在Xilinx Virtex-7 FPGA和SMIC 40nm CMOS技术上实现,与最先进的迭代检测器相比,所提出的探测器在能量和面积效率方面具有竞争力,并且它可以适应各种信道条件和数量MASHIVE MIMO系统中的用户。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号