首页> 外文期刊>IEEE Transactions on Power Electronics >Design Considerations and Development of an Innovative Gate Driver for Medium-Voltage Power Devices With High $dv/dt$
【24h】

Design Considerations and Development of an Innovative Gate Driver for Medium-Voltage Power Devices With High $dv/dt$

机译:设计考虑因素和开发带有高 $ DV / DT $

获取原文
获取原文并翻译 | 示例

摘要

Medium-voltage (MV) silicon carbide (SiC) devices have opened up new areas of applications which were previously dominated by silicon-based IGBTs. From the perspective of a power converter design, the development of MV SiC devices eliminates the need for series connected architectures, control of multilevel converter topologies which are necessary for MV applications, and the inherent reliability issues associated with it. However, when SiC devices are used in these applications, they are exposed to a high peak stress (5-10 kV) and a very high dv/dt (10-100 kV/mu s). Using these devices calls for a gate driver with a dc-dc isolation stage that has ultralow coupling capacitance in addition to be able to withstand the high isolation voltage. This paper presents a new MV gate driver design to address these issues while maintaining a minimal footprint for the gate driver. An MV isolation transformer is designed with a low interwinding capacitance, while maintaining the clearance, creepage, as well as insulation standards. A dc isolation test has been performed to validate the integrity of the insulating material. The key features include low input common mode current, and a short-circuit protection scheme specifically designed for 10 kV SiC MOSFETs. The performance of the gate driver is evaluated using double pulse tests and continuous tests. Experimental results validate the advantages of the gate driver and its application for MV SiC devices exhibiting very high dv/dt. The proposed gate driver concept is aimed at providing an efficient and reliable method to drive MV SiC devices.
机译:中压(MV)碳化硅(SIC)器件已打开新的应用领域,其先前由基于硅的IGBT构成。从电源转换器设计的角度来看,MV SIC器件的开发消除了对串联连接架构的需求,控制MV应用所需的多级转换器拓扑,以及与之相关的固有可靠性问题。然而,当在这些应用中使用SIC器件时,它们暴露于高峰应力(5-10kV)和非常高的DV / DT(10-100kV / mu)。使用这些设备呼叫具有DC-DC隔离级的栅极驱动器,其除了能够承受高隔离电压之外还具有超级耦合电容。本文介绍了新的MV门驱动器设计,以解决这些问题,同时保持栅极驱动器的最小占地面积。 MV隔离变压器采用低间歇电容设计,同时保持间隙,爬电,以及绝缘标准。已经进行了直流隔离测试以验证绝缘材料的完整性。关键功能包括低输入共模电流,以及专门设计用于10 kV SiC MOSFET的短路保护方案。使用双脉冲测试和连续测试来评估栅极驱动器的性能。实验结果验证了栅极驱动器的优点及其对表现出非常高DV / DT的MV SIC器件的应用。所提出的栅极驱动器概念旨在提供一种用于驱动MV SIC器件的有效可靠的方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号