...
首页> 外文期刊>IEEE transactions on nanotechnology >Compact analytical model for room-temperature-operating silicon single-electron transistors with discrete quantum energy levels
【24h】

Compact analytical model for room-temperature-operating silicon single-electron transistors with discrete quantum energy levels

机译:具有离散量子能级的室温操作硅单电子晶体管的紧凑分析模型

获取原文
获取原文并翻译 | 示例

摘要

A compact and analytical model for silicon single-electron transistors (SETs) considering the discrete quantum energy levels and the parabolic tunneling barriers is proposed. The model is based on a steady-state master equation that considers only the three most probable states derived from ground level and the first excited level for each number of electrons in the dot to reduce the complexity while accounting for the quantum-level spacing and multiple peaks in Coulomb oscillation. Negative differential conductance (NDC) characteristics and aperiodic Coulomb oscillations due to nonuniform quantum-level spacings can be reproduced in this model. The model was compared with measurements, and good agreement was obtained. Simulations of some basic circuits that utilize NDC are successfully carried out by applying our model to the HSPICE circuit simulation. Our model can provide suitable environments for designing CMOS-combined room-temperature-operating highly functional SET circuits.
机译:提出了一种考虑离散量子能级和抛物线隧穿势垒的硅单电子晶体管(SET)的紧凑和分析模型。该模型基于稳态主方程,该方程仅考虑了点中每个电子数量从基能级和第一激发能级得出的三个最可能的状态,以降低复杂性,同时考虑了量子能级间距和倍数库仑振荡的峰值。在该模型中可以再现负微分电导(NDC)特性和由于不均匀的量子能级间距引起的非周期性库仑振荡。将模型与测量结果进行比较,并获得良好的一致性。通过将我们的模型应用于HSPICE电路仿真,可以成功地进行一些利用NDC的基本电路的仿真。我们的模型可以为设计CMOS组合室温工作的高性能SET电路提供合适的环境。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号