...
首页> 外文期刊>Microwave Theory and Techniques, IEEE Transactions on >3-D CMOS Circuits Based on Low-Loss Vertical Interconnects on Parylene-N
【24h】

3-D CMOS Circuits Based on Low-Loss Vertical Interconnects on Parylene-N

机译:基于Parylene-N上低损耗垂直互连的3-D CMOS电路

获取原文
获取原文并翻译 | 示例
           

摘要

parylene-N is used as a dielectric layer to create ultra low-loss 3-D vertical interconnects and coplanar waveguide (CPW) transmission lines on a CMOS substrate. Insertion loss of 0.013 dB for a 3-D vertical interconnect through a 15-$mu$ m-thick parylene-N layer and 0.56 dB/mm for a 50- $Omega$ CPW line on the parylene-N layer (compared to 1.85 dB/mm on a standard CMOS substrate) are measured at 40 GHz. L-shaped, U-shaped, and T-junction CPW structures are also fabricated with underpasses that eliminate the discontinuities arisen from the slot-line mode and are characterized up to 40 GHz. A 3-D low-noise amplifier using these post-processed structures on a 0.13-$mu$ m CMOS technology is also presented along with the investigation of parasitic effects for accurate simulation of such a 3-D circuit. The 3-D circuit implementation reduces the attenuation per unit length of the transmission lines, while preserving the CMOS chip area (in this specific design) by approximately 25%. The 3-D amplifier measures a gain of 13 dB at 2 GHz with 3-dB bandwidth of 500 MHz, noise figure of 3.3 dB, and output 1-dB compression point of ${+}$ 4.6 dBm. Room-temperature processing, simple fabrication, low-loss performance, and compatibility with the CMOS process make this technology a suitable choice for future 3-D CMOS and BiCMOS monolithic microwave integrated circuit applications that currently suffer from high substrate loss and crosstalk.
机译:聚对二甲苯-N用作介电层,以在CMOS基板上创建超低损耗3-D垂直互连和共面波导(CPW)传输线。 3-D垂直互连通过15-μm的m厚聚对二甲苯N层的插入损耗为0.013 dB,而对于50-ω的CPW线在Parylene-N层上的插入损耗为0.56 dB / mm(相比之下为1.85在40 GHz下测量标准CMOS基板上的dB / mm)。 L形,U形和T结CPW结构还带有地下通道,可消除由缝线模式引起的不连续性,并具有高达40 GHz的特性。还提出了一种在0.13μmCMOS技术上使用这些后处理结构的3-D低噪声放大器,以及对寄生效应的研究,以精确模拟这种3-D电路。 3-D电路实现可减少传输线每单位长度的衰减,同时保留CMOS芯片面积(在此特定设计中)约25%。 3-D放大器在2 GHz处测量13 dB的增益,具有500 MHz的3 dB带宽,3.3 dB的噪声系数,以及$ {+} $ 4.6 dBm的输出1-dB压缩点。室温处理,简单的制造,低损耗的性能以及与CMOS工艺的兼容性,使得该技术成为未来3-D CMOS和BiCMOS单片微波集成电路应用的合适选择,而该应用目前正遭受高基板损耗和串扰的困扰。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号