首页> 外文期刊>Information Forensics and Security, IEEE Transactions on >Design and Validation of Arbiter-Based PUFs for Sub-45-nm Low-Power Security Applications
【24h】

Design and Validation of Arbiter-Based PUFs for Sub-45-nm Low-Power Security Applications

机译:低于45nm低功耗安全应用的基于仲裁器的PUF的设计和验证

获取原文
获取原文并翻译 | 示例

摘要

Harnessing unique physical properties of integrated circuits to enhance hardware security and IP protection has been extensively explored in recent years. Physical unclonable functions (PUFs) can sense inherent manufacturing variations as chip identifications. To enable the integration of PUFs into low-power and security applications, we study the impacts of process technology and supply voltage scaling on arbiter-based PUF circuit design. A Monte Carlo-based statistical analysis has demonstrated that advanced technologies and reduced supply voltage can improve the PUF uniqueness due to increased delay sensitivity. A linear regression approach has been leveraged to generate PUF delay profile by factoring in device, supply voltage and temperature variations. An accurate SVM-based software modeling analysis is used to verify the PUF additive delay behavior. Finally, postsilicon validation on arbiter-based PUF test chips in 45 nm SOICMOS technology has been correlated to simulation results and the inconsistency has been discussed. The test chips can resist the basic support vector machine attack due to the dynamic circuit effects and the limitation of our delay model.
机译:近年来,已经广泛地探索利用集成电路的独特物理特性来增强硬件安全性和IP保护。物理不可克隆功能(PUF)可以将固有的制造差异作为芯片识别来感知。为了将PUF集成到低功耗和安全应用中,我们研究了处理技术和电源电压缩放对基于仲裁器的PUF电路设计的影响。基于蒙特卡洛的统计分析表明,先进的技术和降低的电源电压可以提高延迟灵敏度,从而提高PUF的唯一性。通过考虑器件,电源电压和温度变化,利用线性回归方法生成PUF延迟曲线。基于SVM的准确软件建模分析可用于验证PUF加性延迟行为。最后,将基于仲裁器的PUF测试芯片在45 nm SOICMOS技术中的后硅验证与仿真结果相关联,并讨论了不一致之处。由于动态电路效应和我们的延迟模型的局限性,测试芯片可以抵抗基本的支持向量机攻击。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号