...
【24h】

Timing optimization of multiphase sequential logic

机译:多相时序逻辑的时序优化

获取原文
获取原文并翻译 | 示例

摘要

The timing optimization of multiphase logic entails the reduction of the overall cycle time of the machine and/or input-to-output delays by distributing computation throughout the entire clock cycle. A tool has been developed to automatically perform this optimization task, and it has been implemented as a set of extensions to the combinational logic optimization tool, misII. The algorithms yield improvements that are on average 10-20% better than what is achievable using purely combinational logic optimization tools that do not move logic across latches. These improvements represent 75% of what would be possible in the most idealized case. Results on simple two-phase circuits show average input-to-output delay improvements of 13% with area penalties of 11%. For a four-phase controller used in the SPUR processor it yields an improvement in cycle time of 18% with an area penalty of 11%. Experiments indicate that the optimization algorithm is highly insensitive to parameter variations in the underlying combinational logic optimization routines and initial state assignment.
机译:多相逻辑的时序优化需要通过在整个时钟周期内分配计算来减少机器的总周期时间和/或输入到输出延迟。已经开发了一种工具来自动执行此优化任务,并且已将其实现为组合逻辑优化工具misII的一组扩展。与使用不会在锁存器之间移动逻辑的纯组合逻辑优化工具所实现的算法相比,该算法产生的改进平均要高出10-20%。这些改进代表了最理想情况下可能实现的改进的75%。简单的两相电路的结果表明,平均输入到输出延迟改善了13%,面积损失为11%。对于SPUR处理器中使用的四相控制器,它的循环时间缩短了18%,面积损失为11%。实验表明,该优化算法对底层组合逻辑优化例程和初始状态分配中的参数变化高度不敏感。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号