首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >A probabilistic fault model for 'analog' faults in digital CMOS circuits
【24h】

A probabilistic fault model for 'analog' faults in digital CMOS circuits

机译:数字CMOS电路中“模拟”故障的概率故障模型

获取原文
获取原文并翻译 | 示例

摘要

A probabilistic approach to the detection of analog faults (i.e. transistors stuck-on and bridgings) in CMOS circuits that depends on the conductances of faulty and fault-free networks is presented. It is shown that unrealistic fault coverages can be obtained by simply assigning constant values to the conductances of transistors and bridgings and by comparing the resultant conductances of faulty and fault-free conflicting networks. To solve this problem, all conductances are considered as random variables with normal distribution. Conductance distributions of complex conflicting networks can be easily evaluated, and the detection probability of each fault is determined. The expected coverage of analog faults is known at the end of a fault simulation. This result is shown to be more realistic than those obtained in a deterministic way. Fault coverages of analog faults obtained by means of a gate-level fault simulator are discussed for a complex FCMOS benchmark.
机译:提出了一种概率方法,该方法可检测CMOS电路中的模拟故障(即晶体管卡在和桥接的晶体管),这取决于故障和无故障网络的电导率。结果表明,通过简单地将常数值分配给晶体管和桥接器的电导,并通过比较故障和无故障的冲突网络的最终电导,可以获得不切实际的故障覆盖率。为了解决这个问题,将所有电导都视为具有正态分布的随机变量。可以轻松地评估复杂冲突网络的电导分布,并确定每个故障的检测概率。在故障仿真结束时,将知道模拟故障的预期覆盖范围。结果表明,与以确定性方式获得的结果相比,该结果更为现实。对于复杂的FCMOS基准,讨论了通过门级故障模拟器获得的模拟故障的故障范围。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号