首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Switch bound allocation for maximizing routability in timing-driven routing of FPGA's
【24h】

Switch bound allocation for maximizing routability in timing-driven routing of FPGA's

机译:开关绑定分配可在时序驱动的FPGA路由中最大化可布线性

获取原文
获取原文并翻译 | 示例

摘要

In segmented channel routing of row-based FPGA's, the routability and interconnection delays depend on the choice of upper bounds on the number of programmable switches allocated for routing net segments in the channel. Traditionally, the upper bounds for the net segments in the same channel are set uniformly. In this paper, we present algorithms for determining the upper bounds for all of the net segments of a net simultaneously, so that the predefined source-to-sink delay bound on the net is satisfied and the routability of the net is maximized. The upper bounds on net segments in a channel determined by the algorithms in general are nonuniform. Experimental results show that the algorithms can significantly improve routability and reduce delay bound violation as compared with the traditional, uniform upper bound approach.
机译:在基于行的FPGA的分段通道路由中,可路由性和互连延迟取决于上限的选择,上限的选择取决于分配给通道中网段路由的可编程交换机的数量。传统上,同一通道中网段的上限是统一设置的。在本文中,我们提出了同时确定网络中所有网络段上限的算法,从而满足了网络上预定义的源到接收器延迟界限,并使网络的可路由性最大化。通常,由算法确定的信道中网段的上限是不一致的。实验结果表明,与传统的统一上限方法相比,该算法可以显着提高可路由性并减少延迟限制冲突。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号