...
首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Decomposition and technology mapping of speed-independent circuits using Boolean relations
【24h】

Decomposition and technology mapping of speed-independent circuits using Boolean relations

机译:使用布尔关系的速度无关电路的分解和技术映射

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a new technique for decomposition and technology mapping of speed-independent circuits. An initial circuit implementation is obtained in the form of a netlist of complex gates, which may not be available in the design library. The proposed method iteratively performs Boolean decomposition of each such gate F into a two-input combinational or sequential gate G available in the library and two gates H/sub 1/ and H/sub 2/ simpler than F, while preserving the original behavior and speed-independence of the circuit. To extract functions for H/sub 1/ and H/sub 2/ the method uses Boolean relations as opposed to the less powerful algebraic factorization approach used in previous methods. After logic decomposition, the overall library matching and optimization is carried out. Logic resynthesis, performed after speed-independent signal insertion for H/sub 1/ and H/sub 2/, allows for sharing of decomposed logic. Overall, this method is more general than the existing techniques based on restricted decomposition architectures, and thereby leads to better results in technology mapping.
机译:本文提出了一种与速度无关的电路分解和技术映射的新技术。初始电路实现以复杂门的网表的形式获得,在设计库中可能不可用。所提出的方法将每个此类门F迭代地布尔分解为库中可用的两输入组合门或顺序门G和两个比F更简单的门H / sub 1 /和H / sub 2 /,同时保留了原始行为和电路的速度无关性。为了提取H / sub 1 /和H / sub 2 /的函数,该方法使用布尔关系,而不是先前方法中使用的功能较弱的代数分解方法。逻辑分解后,将执行整个库匹配和优化。在H / sub 1 /和H / sub 2 /的与速度无关的信号插入之后执行的逻辑重新合成可以共享分解的逻辑。总体而言,此方法比基于受限分解体系结构的现有技术更为通用,因此可以在技术映射中获得更好的结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号