首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Optimal path routing in single- and multiple-clock domain systems
【24h】

Optimal path routing in single- and multiple-clock domain systems

机译:单时钟和多时钟域系统中的最佳路径路由

获取原文
获取原文并翻译 | 示例
           

摘要

Shrinking process geometries and the increasing use of intellectual property components in system-on-chip designs give rise to new problems in routing and buffer insertion. A particular concern is that cross-chip routing will require multiple clock cycles. Another is the integration of independently clocked components. This paper explores simultaneous routing and buffer insertion in the context of single- and multiple-clock domains. We present two optimal and efficient polynomial algorithms that build upon the dynamic programming fast path framework. The first algorithm solves the problem of finding the minimum latency path for a single-clock domain system. The second considers routing between two components that are locally synchronous yet globally asynchronous to each other. Both algorithms can be used for interconnect planning. Experimental results verify the correctness and practicality of our approach.
机译:缩小的工艺几何尺寸和在片上系统设计中越来越多地使用知识产权组件在路由和缓冲区插入方面引起了新的问题。尤其值得关注的是,跨芯片路由将需要多个时钟周期。另一个是独立时钟组件的集成。本文探讨了在单时钟和多时钟域中的同时路由和缓冲区插入。我们提出了两种基于动态编程快速路径框架的最佳和高效的多项式算法。第一种算法解决了为单时钟域系统找到最小等待时间路径的问题。第二部分考虑了在本地同步但全局彼此异步的两个组件之间的路由。两种算法均可用于互连规划。实验结果验证了我们方法的正确性和实用性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号