首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >System-Level Buffer Allocation for Application-Specific Networks-on-Chip Router Design
【24h】

System-Level Buffer Allocation for Application-Specific Networks-on-Chip Router Design

机译:特定于应用的片上网络路由器设计的系统级缓冲区分配

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

In this paper, a novel system-level buffer planning algorithm that can be used to customize the router design in networks-on-chip (NoCs) is presented. More precisely, given the traffic characteristics of the target application and the total budget of the available buffering space, the proposed algorithm automatically assigns the buffer depth for each input channel, in different routers across the chip, such that the overall performance is maximized. This is in deep contrast with the uniform assignment of buffering resources (currently used in NoC design), which can significantly degrade the overall system performance. Indeed, the experimental results show that while the proposed algorithm is very fast, significant performance improvements can be achieved compared to the uniform buffer allocation. For instance, for a complex audio/video application, about 80% savings in buffering resources, can be achieved by smart buffer allocation using the proposed algorithm
机译:本文提出了一种新颖的系统级缓冲区规划算法,该算法可用于定制片上网络(NoC)中​​的路由器设计。更准确地说,给定目标应用程序的流量特性和可用缓冲空间的总预算,所提出的算法会自动为芯片上不同路由器中每个输入通道分配缓冲深度,从而使整体性能最大化。这与缓冲资源的统一分配(当前在NoC设计中使用)形成了鲜明的对比,这可能会大大降低整个系统的性能。确实,实验结果表明,尽管所提出的算法非常快,但与统一缓冲区分配相比,可以实现显着的性能改进。例如,对于复杂的音频/视频应用程序,使用所提出的算法进行智能缓冲区分配,可以节省大约80%的缓冲区资源

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号